# **Dual N-Channel, Digital FET**

# FDG6301N-F085

### **Features**

- 25 V, 0.22 A Continuous, 0.65 A Peak
- $R_{DS(ON)} = 4 \Omega @ V_{GS} = 4.5 V$ ,
- $R_{DS(ON)} = 5 \Omega @ V_{GS} = 2.7 V.$
- Very Low Level Gate Drive Requirements allowing Directop— Eration in 3 V Circuits (V<sub>GS(th)</sub>< 1.5 V)
- Gate–Source Zener for ESD Ruggedness ( >6 kV Human Body Model)
- Compact Industry Standard SC70-6 Surface Mount Package.
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

### **Applications**

 Low Voltage Applications as a Replacement for Bipolar Digital Transistors and Small Signal MOSFETs

### **MOSFET MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                                                            | Ratings    | Units |
|-----------------|--------------------------------------------------------------------------------------|------------|-------|
| VDSS            | Drain to Source Voltage                                                              | 25         | V     |
| Vgs             | Gate to Source Voltage                                                               | 8          | V     |
| lD              | Drain Current Continuous                                                             | 0.22       | Α     |
|                 | Pulsed                                                                               | 0.65       |       |
| Pb              | Power Dissipation                                                                    | 0.3        | W     |
| ТJ, Tsтg        | Operating and Storage Temperature                                                    | -55 to 150 | °C    |
| ESD             | Electrostatic Discharge Rating<br>MIL-STD-883D Human Body Model<br>(100 pF / 1500 W) | 6.0        | kV    |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient                                              | 415        | °C/W  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1.  $R_{\theta JA}$  is the sum of the junction–to–case and case–to–ambient thermal resistance, where the case thermal reference is defined as the Solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design, while  $R_{\theta JA}$  is determined by the board design.  $R_{\theta JA} = 415$  °C/W on minimum pad mounting on FR–4 board in still air.
- A suffix as "...F085P" has been temporarily introduced in order to manage a double source strategy as ON Semiconductor has officially announced in August 2014.
- 3. Pulse Test: Pulse Width < 300 μs, Duty Cycle < 2.0%



## ON Semiconductor®

www.onsemi.com



SC-88 (SC-70 6 Lead), 1.25x2 CASE 419AD



### **ORDERING INFORMATION**

| Device        | Device Marking | Package                                         | Shipping <sup>†</sup>     |
|---------------|----------------|-------------------------------------------------|---------------------------|
| FDG6301N-F085 | FDG6301N       | SC-88 (SC-70 6 Lead)<br>(Pb-Free, Halogen Free) | 3,000 units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

# FDG6301N-F085

# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Parameter                          | Symbol         | Test Conditions                                                                                 | Min  | Тур  | Max  | Units |
|------------------------------------|----------------|-------------------------------------------------------------------------------------------------|------|------|------|-------|
| Off Characteristics                |                |                                                                                                 |      |      |      |       |
| Drain to Source Breakdown Voltage  | Bvdss          | $I_D = 250 \mu A, V_{GS} = 0 V$                                                                 | 25   |      |      | V     |
| Zero Gate Voltage Drain Current    | IDSS           | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                                                   |      |      | 1    | μΑ    |
|                                    |                | $T_J = 55^{\circ}C$                                                                             |      |      | 10   |       |
| Gate to Source Leakage Current     | Igss           | V <sub>GS</sub> = ±8 V                                                                          |      |      | ±100 | nA    |
| On Characteristics                 |                |                                                                                                 |      |      |      |       |
| Gate to Source Threshold Voltage   | VGS(th)        | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                                            | 0.65 | 0.85 | 1.5  | ٧     |
| Drain to Source On Resistance      | rDS(on)        | I <sub>D</sub> = 0.22 A, V <sub>GS</sub> = 4.5 V                                                |      | 2.6  | 4    | Ω     |
|                                    |                | I <sub>D</sub> = 0.19 A, V <sub>GS</sub> = 2.7 V                                                |      | 3.7  | 5    |       |
|                                    |                | I <sub>D</sub> = 0.22 A, V <sub>GS</sub> = 4.5 V, T <sub>J</sub> = 125°C                        |      | 5.3  | 7    |       |
| On-State Drain Current             | ID(on)         | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 5 V                                                  | 0.22 |      |      |       |
| Forward Transconductance           | gFS            | I <sub>D</sub> = 0.22 A, V <sub>DS</sub> = 5 V                                                  |      | 0.2  |      | s     |
| Dynamic Characteristics            |                |                                                                                                 |      |      |      |       |
| Input Capacitance                  | Ciss           | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$                                |      | 9.5  |      | pF    |
| Output Capacitance                 | Coss           |                                                                                                 |      | 6    |      | pF    |
| Reverse Transfer Capacitance       | Crss           |                                                                                                 |      | 4.5  |      | pF    |
| Total Gate Charge at -4.5 V        | Qg(TOT)        | $V_{GS} = 0$ to 4.5 V; $V_{DD} = 5$ V, $I_D = 0.22$ A                                           |      | 0.29 | 0.4  | nC    |
| Gate to Source Gate Charge         | Qgs            | V <sub>DD</sub> = 5 V <sub>,</sub> I <sub>D</sub> = 0.22 A                                      |      | 0.12 |      |       |
| Gate to Drain "Miller" Charge      | Qgd            |                                                                                                 |      | 0.03 |      |       |
| <b>Switching Characteristics</b>   |                |                                                                                                 |      |      |      |       |
| Turn-On Delay Time                 | td(on)         | $V_{DD} = 5 \text{ V}, I_{D} = 0.5 \text{ A}, V_{GS} = 4.5 \text{ V},$<br>$R_{GEN} = 50 \Omega$ |      | 5    | 10   | ns    |
| Rise Time                          | t <sub>r</sub> |                                                                                                 |      | 4.5  | 10   | ns    |
| Turn-Off Delay Time                | td(off)        |                                                                                                 |      | 4    | 8    | ns    |
| Fall Time                          | t <sub>f</sub> |                                                                                                 |      | 3.2  | 7    | ns    |
| Drain-Source Diode Characteristics |                | -                                                                                               |      | •    | *    | •     |
| Maximum Continuous Source Current  | Is             |                                                                                                 |      |      | 0.25 | А     |
| Source to Drain Diode Voltage      | Vsd            | I <sub>SD</sub> = 0.25 A, V <sub>GS</sub> = 0 V                                                 |      | 0.8  | 1.2  | V     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### FDG6301N-F085

### TYPICAL CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation with Temperature



Figure 5. Transfer Characteristics



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage



Figure 4. On–Resistance Variation with Gate–to–Source Voltage



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

### FDG6301N-F085

### TYPICAL CHARACTERISTICS



Figure 7. Gate Charge Characteristics



Figure 9. Maximum Safe Operating Area



Figure 8. Capacitance Characteristics



Figure 10. Single Pulse Maximum Power Dissipation



Figure 11. Transient Thermal Response Curve





### SC-88 (SC-70 6 Lead), 1.25x2 CASE 419AD ISSUE A

**DATE 07 JUL 2010** 



| TOP VIE | W | V |
|---------|---|---|
|---------|---|---|





SIDE VIEW



**END VIEW** 

### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC MO-203.

| DOCUMENT NUMBER: | 98AON34266E                  | ON34266E Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SC-88 (SC-70 6 LEAD), 1.25X2 |                                                                                                                                                                                           | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales