# **MOSFET** – N-Channel, POWERTRENCH® **80 V, 8.9 A, 16 m** $\Omega$ # **FDS3572** ## **Features** - $R_{DS(ON)} = 14 \Omega$ (Typ.), $V_{GS} = 10 \text{ V}$ , $I_D = 8.9 \text{ A}$ - $Q_{g(tot)} = 31 \text{ nC (Typ.)}, V_{GS} = 10 \text{ V}$ - Low Miller Charge - Low Q<sub>RR</sub> Body Diode - Optimized Efficiency at High Frequencies - UIS Capability (Single Pulse and Repetitive Pulse) - This Device is Pb-Free and Halide Free # **Applications** - Primary Switch for Isolated DC-DC Converters - Distributed Power and Intermediate Bus Architectures - High Voltage Synchronous Rectifier for DC Bus Converters ## **ABSOLUTE MAXIMUM RATINGS** $(T_A = 25^{\circ}C \text{ unless otherwise noted.})$ | Symbol | Parameter | Ratings | Unit | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------| | $V_{DSS}$ | Drain to Source Voltage | 80 | V | | $V_{GS}$ | Gate to Source Voltage | ±20 | V | | I <sub>D</sub> | Drain Current Continuous $(T_A = 25^{\circ}C, V_{GS} = 10 \text{ V}, R_{\theta JA} = 50^{\circ}C/W) \\ (T_A = 100^{\circ}C, V_{GS} = 10 \text{ V}, R_{\theta JA} = 50^{\circ}C/W) \\ \text{Pulsed}$ | 8.9<br>5.6<br>Fig. 4 | A | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 1) | 515 | mJ | | $P_{D}$ | Power Dissipation | 2.5 | W | | | Derate above 25°C | 20 | mW/°C | | $T_J$ , $T_{STG}$ | Operating and Storage Temperature | −55 to<br>+150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # THERMAL CHARACTERISTICS | Symbol | Parameter | Value | Unit | |----------------|------------------------------------------------------------------------|-------|------| | $R_{ heta JC}$ | Thermal Resistance,<br>Junction-to-Case (Note 2) | 25 | °C/W | | $R_{ hetaJA}$ | Thermal Resistance,<br>Junction-to-Ambient at 10 seconds<br>(Note 3) | 50 | °C/W | | | Thermal Resistance,<br>Junction-to-Ambient at 1000 seconds<br>(Note 3) | 85 | °C/W | ## **MARKING DIAGRAM** &Z = Assembly Plant Code &2 = Date Code (Year & Week) &K = Lot Traceability Code FDS3572 = Specific Device Code # **ORDERING INFORMATION** | Device | Package | Shipping | | | |---------|--------------------|------------------------|--|--| | FDS3572 | SOIC8<br>(Pb-Free) | 2,500 /<br>Tape & Reel | | | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted.) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|-------------------------|------| | OFF CHAR | ACTERISTICS | • | | • | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 80 | - | _ | V | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V, T <sub>A</sub> = 150 °C | -<br>- | -<br>- | 1<br>250 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = ±20 V | - | - | ±100 | nA | | ON CHARA | CTERISTICS (Note 3) | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2 | - | 4 | V | | R <sub>DS(on)</sub> | Drain to Source On-Resistance | $\begin{split} I_D &= 8.9 \text{ A, V}_{GS} = 10 \text{ V} \\ I_D &= 5.6 \text{ A, V}_{GS} = 6 \text{ V} \\ I_D &= 8.9 \text{ A, V}_{GS} = 10 \text{ V, T}_A = 150^{\circ}\text{C} \end{split}$ | -<br>-<br>- | 0.014<br>0.019<br>0.027 | 0.016<br>0.029<br>0.032 | Ω | | DYNAMIC ( | CHARACTERISTICS | · | | | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 1990 | _ | pF | | C <sub>oss</sub> | Output Capacitance | 7 | - | 320 | _ | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | _ | 85 | _ | pF | | Q <sub>g(tot)</sub> | Total Gate Charge at 10 V | $V_{GS} = 0 \text{ V to } 10 \text{ V}, V_{DD} = 40 \text{ V}, \\ I_D = 8.9 \text{ A}, \text{ Ig} = 1.0 \text{ mA}$ | - | 31 | 41 | nC | | Q <sub>g(TH)</sub> | Threshold Gate Charge | $V_{GS}$ = 0 V to 2 V, $V_{DD}$ = 40 V, $I_{D}$ = 8.9 A, $I_{B}$ = 1.0 mA | - | 4 | 5.2 | nC | | $Q_{gs}$ | Gate to Source Gate Charge | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 8.9 A, Ig = 1.0 mA | _ | 9 | - | nC | | Q <sub>gs2</sub> | Gate Charge Threshold to Plateau | | _ | 5 | _ | nC | | $Q_{gd}$ | Gate zto Drain "Miller" Charge | | _ | 7.5 | _ | nC | | SWITCHING | G CHARACTERISTICS (V <sub>GS</sub> = 10 V) | | | | | | | t <sub>ON</sub> | Turn On Time | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 8.9 A, | - | - | 40 | ns | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{GS} = 10 \text{ V}, R_{GS} = 10 \Omega$ | - | 13 | _ | ns | | t <sub>r</sub> | Rise Time | | _ | 14 | _ | ns | | $t_{d(off)}$ | Turn-Off Delay Time | | - | 31 | _ | ns | | t <sub>f</sub> | Fall Time | | _ | 13 | _ | ns | | t <sub>OFF</sub> | Total Off Time | | - | _ | 67 | ns | | DRAIN-SO | URCE DIODE CHARACTERISTICS AND | MAXIMUM RATINGS | | | | | | $V_{SD}$ | Source to Drain Diode Voltage | I <sub>SD</sub> = 8.9 A<br>I <sub>SD</sub> = 4.3 A | _<br>_ | _<br>_ | 1.25<br>1.0 | > | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>SD</sub> = 8.9 A, dI <sub>SD</sub> /dt = 100 A/μs | - | _ | 50 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | I <sub>SD</sub> = 8.9 A, dI <sub>SD</sub> /dt = 100 A/μs | _ | - | 70 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Starting T<sub>J</sub> = 25°C, L = 21mH, I<sub>AS</sub> = 7 A. R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJC</sub> is guaranteed by design while R<sub>θCA</sub> is determined by the user's board design. R<sub>θJA</sub> is measured with 1.0 in<sup>2</sup> copper on FR-4 board. # TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted) T<sub>A</sub>, Ambient Temperature (°C) Figure 1. Normalized Power Dissipation vs. **Ambient Temperature** Figure 2. Maximum Continuous Drain **Current vs. Ambient Temperature** t, Rectangular Pulse Duration (s) Figure 3. Normalized Maximum Transient Thermal Impedance Figure 4. Peak Current Capability # TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted) (continued) NOTES: Refer to Application Notes AN7514 and Figure 5. Unclamped Inductive Switching Capability V<sub>DS</sub>, Drain to Source Voltage (V) Figure 7. Saturation Characteristics Figure 9. Normalized Drain to Source On Resistance vs Junction Temperature V<sub>GS</sub>, Gate to Source Voltage (V) Figure 6. Transfer Characteristics Figure 8. Drain to Source On Resistance vs Drain Current T<sub>J</sub>, Junction Temperature (°C) Figure 10. Normalized Gate Threshold Voltage vs Junction Temperature # **TYPICAL CHARACTERISTICS** ( $T_A = 25$ °C unless otherwise noted) (continued) Figure 11. Normalized Drain to Source Breakdown Voltage vs Junction Temperature Figure 12. Capacitance vs Drain to Source Voltage Figure 13. Gate Charge Waveforms for Constant Gate Currents # **TEST CIRCUITS AND WAVEFORMS** Figure 14. Unclamped Energy Test Circuit Figure 15. Unclamped Energy Waveforms Figure 16. Gate Charge Test Circuit Figure 17. Gate Charge Waveforms Figure 18. Switching Time Test Circuit Figure 19. Switching Time Waveforms # THERMAL RESISTANCE VS. MOUNTING PAD AREA The maximum rated junction temperature, $T_{JM}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation, $P_{DM}$ , in an application. Therefore the application's ambient temperature, $T_A$ (°C), and thermal resistance $R_{\theta JA}$ (°C/W) must be reviewed to ensure that $T_{JM}$ is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part. $$P_{DM} = \frac{\left(T_{JM} - T_{A}\right)}{R_{\theta JA}} \tag{eq. 2}$$ In using surface mount devices such as the SO8 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of $P_{DM}$ is complex and influenced by many factors: - 1. Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board. - The number of copper layers and the thickness of the board. - 3. The use of external heat sinks. - 4. The use of thermal vias. - 5. Air flow and board orientation. - 6. For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in. **onsemi** provides thermal information to assist the designer's preliminary application evaluation. Figure 20 defines the $R_{\theta JA}$ for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR–4 board with 1 oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the **onsemi** device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve. Thermal resistances corresponding to other copper areas can be obtained from Figure 20 or by calculation using Equation 3. The area, in square inches or square centimeters is the top copper area including the gate and source pads. $$R_{\theta JA} = 64 + \frac{26}{(0.23 + Area)}$$ (eq. 3) The transient thermal impedance ( $Z_{\theta JA}$ ) is also effected by varied top copper board area. Figure 21 shows the effect of copper pad area on single pulse transient thermal impedance. Each trace represents a copper pad area in square inches corresponding to the descending list in the graph. Spice and SABER thermal models are provided for each of the listed pad areas. Copper pad area has no perceivable effect on transient thermal impedance for pulse widths less than 100 ms. For pulse widths less than 100ms the transient thermal impedance is determined by the die and package. Therefore, CTHERM1 through CTHERM5 and RTHERM1 through RTHERM5 remain constant for each of the thermal models. A listing of the model component values is available in Table 1. Figure 20. Thermal Resistance vs. Mounting Pad Area Figure 21. Thermal Impedance vs Mounting Pad Area ## **PSPICE ELECTRICAL MODEL** .SUBCKT FDS3572 2 1 3; rev November 2003 Ca 12 8 7e-10 Cb 15 14 7e-10 Cin 6 8 1.9e-9 Dbody 7 5 DbodyMOD Dbreak 5 11 DbreakMOD Dplcap 10 5 DplcapMOD Ebreak 11 7 17 18 86.6 Eds 14 8 5 8 1 Egs 13 8 6 8 1 Esg 6 10 6 8 1 Evthres 6 21 19 8 1 Evtemp 20 6 18 22 1 It 8 17 1 Lgate 1 9 1e-9 Ldrain 2 5 1e-9 Lsource 3 7 0.1e-9 RLgate 1 9 10 RLdrain 2 5 10 RLsource 3 7 1 Mmed 16 6 8 8 MmedMOD Mstro 16 6 8 8 MstroMOD MweakMOD 16 21 8 8 MweakMOD Rbreak 17 18 RbreakMOD 1 Rdrain 50 16 RdrainMOD 5.5e-3 Rgate 9 20 1.3 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 Rsource 8 7 RsourceMOD 5.5e-3 Rvthres 22 8 Rvthresmod 1 Rvtemp 18 19 RvtempMOD 1 S1a 6 12 13 8 S1AMOD S1b 13 12 13 8 S1BMOD S2a 6 15 14 13 S2AMOD LDRAIN DPLCAP **RLDRAIN ≨**RSLC1 DBREAK RSI C2 **ESLC** 50 **≷**RDRAIN **DBODY** 17 18 ESG <u>6</u> **EBREAK EVTHRES ←** MWEAK EVTEMP LGATE 20 RLGATE LSOURCE CIN SOURCE RSOURCE **RLSOURCE** RBREAK 17 18 **≥**RVTEMP CB 19 IT VBAT EGS **EDS RVTHRES** Figure 22. Vbat 22 19 DC 1 S2b 13 15 14 13 S2BMOD ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*250),2.5))} .MODEL DbodyMOD D (IS=4.5E-12 RS=4.7e-3 TRS1=1.5e-3 TRS2=2e-5 XTI=3 CJO=1.4e-9 TT=3e-08 M=0.55) .MODEL DbreakMOD D (RS=2.5 TRS1=1e-4 TRS2=1e-6) .MODEL DplcapMOD D (CJO=4.6e-10 IS=1e-30 N=10 M=0.5) .MODEL MmedMOD NMOS (VTO=3.35 KP=3 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=1.3 T ABS=25) .MODEL MstroMOD NMOS (VTO=3.9 KP=60 IS=1e-30 N=10 TOX=1 L=1u W=1u T ABS=25) .MODEL MweakMOD NMOS (VTO=2.88 kp=0.04 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=13 RS=0.1 T\_ABS=25) .MODEL RbreakMOD RES (TC1=1e-3 TC2=-7.5e-7) .MODEL RdrainMOD RES (TC1=4.8e-3 TC2=3e-5) .MODEL RSLCMOD RES (TC1=2.4e-2 TC2=1e-7) .MODEL RsourceMOD RES (TC1=1e-2 TC2=1e-6) .MODEL RvthresMOD RES (TC1=-4.4e-3 TC2=-1.4e-5) .MODEL RvtempMOD RES (TC1=-4e-3 TC2=2e-7) .MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-4.0 VOFF=-2.0) .MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-2.0 VOFF=-4.0) .MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-0.5 VOFF=0) .MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=0 VOFF=-0.5) # .ENDS For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley. # SABER ELECTRICAL MODEL ``` REV November 2003 template FDS3572 n2,n1,n3 =m temp electrical n2,n1,n3 number m_temp=25 var i iscl dp..model dbodymod = (isl=4.5e-12,rs=4.7e-3,trs1=1.5e-3,trs2=2e-5,xti=3,cjo=1.4e-9,tt=3e-08,m=0.55) dp..model dbreakmod = (rs=2.5,trs1=1e-4,trs2=1e-6) dp..model dplcapmod = (cjo=4.6e-10,isl=10e-30,nl=10,m=0.5) m..model mmedmod = (type=_n, vto=3.35, kp=3, is=1e-30, tox=1) m..model mstrongmod = (type= n,vto=3.9,kp=60,is=1e-30, tox=1) m..model mweakmod = (type= n,vto=2.88,kp=0.04,is=1e-30, tox=1,rs=0.1) sw vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-4.0,voff=-2.0) sw vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-2.0,voff=-4.0) I DRAIN sw vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=-0.5,voff=0) DPLCAP sw vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0,voff=-0.5) c.ca n12 n8 = 7e-10 RLDRAIN ₹RSLC1 c.cb n15 n14 = 7e-10 RSLC2 c.cin n6 n8 = 1.9e-9 ISCL DBREAK 50 dp.dbody n7 n5 = model=dbodymod €RDRAIN dp.dbreak n5 n11 = model=dbreakmod FSG DBODY dp.dplcap n10 n5 = model=dplcapmod EVTHRES (<u>19</u>) EVTEM RGATE spe.ebreak n11 n7 n17 n18 = 86.6 EBREA ◆MMED spe.eds n14 n8 n5 n8 = 1 20 MSTR RLGATE spe.eqs n13 n8 n6 n8 = 1 LSOURCE spe.esg n6 n10 n6 n8 = 1 SOURCE spe.evthres n6 n21 n19 n8 = 1 RSOURCE RLSOURCE spe.evtemp n20 n6 n18 n22 = 1 RBREAK w i.it n8 n17 = 1 18 ₹ RVTEMP I.lgate n1 n9 = 1e-9 19 I.Idrain n2 n5 = 1e-9 VBAT l.lsource n3 n7 = 0.1e-9 22 res.rlgate n1 n9 = 10 RVTHRES res.rldrain n2 n5 = 10 Figure 23. res.rlsource n3 n7 = 1 m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u, temp=m temp m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u, temp=m temp m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u, temp=m temp res.rbreak n17 n18 = 1, tc1=1e-3,tc2=-7.5e-7 res.rdrain n50 n16 = 5.5e-3, tc1=4.8e-3,tc2=3e-5 res.rgate n9 n20 = 1.3 res.rslc1 n5 n51 = 1e-6, tc1=2.4e-2,tc2=1e-7 res.rslc2 n5 n50 = 1e3 res.rsource n8 n7 = 5.5e-3, tc1=1e-2,tc2=1e-6 res.rvthres n22 n8 = 1, tc1=-4.4e-3,tc2=-1.4e-5 res.rvtemp n18 n19 = 1, tc1=-4e-3,tc2=2e-7 sw vcsp.s1a n6 n12 n13 n8 = model=s1amod sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1 equations { i (n51->n50) +=iscl iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/250))**2.5)) ``` #### JUNCTION SPICE THERMAL MODEL th **REV November 2003** FDS3572 RTHERM1 CTHERM1 Copper Area =1.0 in<sup>2</sup> CTHERM1 TH 8 2.0e-3 CTHERM2 8 7 5.0e-3 CTHERM3 7 6 1.0e-2 CTHERM4 6 5 4.0e-2 RTHERM2 CTHERM2 CTHERM5 5 4 9.0e-2 CTHERM6 4 3 2e-1 CTHERM7 3 2 1 CTHERM8 2 TL 3 RTHERM3 CTHERM3 RTHERM1 TH 8 1e-1 RTHERM2 8 7 5e-1 RTHERM3 7 6 1 RTHERM4 6 5 5 RTHERM4 CTHERM4 RTHERM5 5 4 8 RTHERM6 4 3 12 RTHERM7 3 2 18 5 RTHERM8 2 TL 25 RTHERM5 CTHERM5 **SABER THERMAL MODEL** 4 Copper Area = 1.0 in<sup>2</sup> template thermal model th tl thermal\_c th, tl RTHERM6 CTHERM6 ctherm.ctherm1 th 8 = 2.0e-3 3 ctherm.ctherm2 8 7 =5.0e-3 ctherm.ctherm3 7 6 =1.0e-2 RTHERM7 CTHERM7 ctherm.ctherm4 6 5 =4.0e-2 ctherm.ctherm5 5 4 =9.0e-2 ctherm.ctherm6 4 3 =2e-1 2 ctherm.ctherm7 3 2 1 ctherm.ctherm8 2 tl 3 RTHERM8 CTHERM8 rtherm.rtherm1 th 8 =1e-1 rtherm.rtherm2 8 7 =5e-1 rtherm.rtherm3 7 6 =1 rtherm.rtherm4 6 5 =5 CASE tl rtherm.rtherm5 5 4 =8 rtherm.rtherm6 4 3 = 12 Figure 24. rtherm.rtherm7 3 2 =18 rtherm.rtherm8 2 tl =25 **Table 1. Thermal Models** } | 0 | 0.04 to 2 | 0.00 1-2 | 0.50 to 2 | 0.70 to 2 | 4.0 1-2 | |-----------|----------------------|----------------------|----------------------|----------------------|---------------------| | Componant | 0.04 in <sup>2</sup> | 0.28 in <sup>2</sup> | 0.52 in <sup>2</sup> | 0.76 in <sup>2</sup> | 1.0 in <sup>2</sup> | | CTHERM6 | 1.2e-1 | 1.5e-1 | 2.0e-1 | 2.0e-1 | 2.0e-1 | | CTHERM7 | 0.5 | 1.0 | 1.0 | 1.0 | 1.0 | | CTHERM8 | 1.3 | 2.8 | 3.0 | 3.0 | 3.0 | | RTHERM6 | 26 | 20 | 15 | 13 | 12 | | RTHERM7 | 39 | 24 | 21 | 19 | 18 | | RTHERM78 | 55 | 38.7 | 31.3 | 29.7 | 25 | POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales