





# JN Semiconductor®

To kara more about Old Semiconductor, please visit our website at

Please note. As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



# FDS4897C

# **Dual N & P-Channel PowerTrench® MOSFET**

### **General Description**

These dual N- and P-Channel enhancement mode power field effect transistors are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance.

### **Application**

- Inverter
- Power Supplies



#### **Features**

**Q1**: N-Channel 6.2A, 40V R<sub>DS(on)</sub> = 29mΩ @

$$R_{DS(on)} = 36mL \quad 9 V_{GS} = 5V$$

• Q2: P-Channe

$$-4.4A$$
,  $-40V$   $_{S(on)}$   $rom\Omega \cap V_{GS} = -10V$ 

$$R_{D_{s}} = ... 2 @ V_{GG} = -4.5V$$

- High, were ndlir capability in a widely used so face. Junt package
  - S compliant





# Abs lute Mr .imum Rr.tings T = 25°C unlet's oth privise noted

| S) bc            | Parameter                                        | Q1        | Q2          | Units |          |
|------------------|--------------------------------------------------|-----------|-------------|-------|----------|
| V <sub>DSS</sub> | Drain-Source Voltage                             |           | 40          | 40    | V        |
| 7                | Ga's-Source Voltage                              |           | ±20         | ±20   | V        |
| ID               | Drain (:urrent - Continuorus (Note 1a)           |           | 6.2         | -4.4  | Α        |
| al.              | - Fuisca                                         |           | 20          | -20   | <u> </u> |
| $P_D$            | Power Dissipation for Dual Operation             |           | 2           |       | W        |
|                  | Power Dissipation for Single Operation (Note 1a) |           | 1.6         |       |          |
|                  | (Note 1b)                                        |           | 1           |       |          |
|                  |                                                  | (Note 1c) | 0           | .9    |          |
| $T_J, T_{STG}$   | Operating and Storage Junction Temperature Range |           | -55 to +150 |       | °C       |

### **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|------------------|-----------------------------------------|-----------|----|------|
| R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

Package Marking and Ordering Information

| _ | Device Marking | Device   | Reel Size | Tape width | Quantity   |
|---|----------------|----------|-----------|------------|------------|
|   | FDS4897C       | FDS4897C | 13"       | 12mm       | 2500 units |

| Symbol              | Parameter                            | Test Conditions                                                                                                                                                     | Туре           | Min       | Тур                | Max             | Units      |
|---------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------|--------------------|-----------------|------------|
| Drain-So            | ource Avalanche Rating               | <b>]S</b> (Note 3)                                                                                                                                                  |                |           | •                  |                 |            |
| E <sub>AS</sub>     | Drain-Source Avalanche               | $V_{DD} = 40 \text{ V},  I_D = 7.3 \text{ A},  L = 1 \text{ mH}$                                                                                                    | Q1             |           |                    | 27              | mJ         |
|                     | Energy (Single Pulse)                | $V_{DD} = -40 \text{ V}, I_D = -8.7 \text{ A}, L = 1 \text{ mH}$                                                                                                    | Q2             |           |                    | 38              | mJ         |
| AS                  | Drain-Source Avalanche<br>Current    |                                                                                                                                                                     | Q1<br>Q2       |           | 7.3<br>–8.7        |                 | Α          |
| Off Chai            | racteristics                         |                                                                                                                                                                     |                |           |                    |                 |            |
| BV <sub>DSS</sub>   | Drain-Source Breakdown<br>Voltage    | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250 \mu\text{A} \\ V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                     | Q1<br>Q2       | 40<br>-40 |                    |                 | V          |
| ∆BV <sub>DSS</sub>  | Breakdown Voltage                    | $I_D = 250 \mu A$ , Referenced to 25°C                                                                                                                              | Q1             |           |                    |                 | mV/°C      |
| $\Delta T_J$        | Temperature Coefficient              | $I_D = -250 \mu A$ , Referenced to $25^{\circ}C$                                                                                                                    | Q2             |           | _4                 |                 | <u> </u>   |
| DSS                 | Zero Gate Voltage Drain<br>Current   | $V_{DS} = 32 \text{ V}, \qquad V_{GS} = 0 \text{ V}$<br>$V_{DS} = -32 \text{ V}, \qquad V_{GS} = 0 \text{ V}$                                                       | Q1             |           |                    | -1              | μА         |
| GSS                 | Gate-Body Leakage                    | $V_{GS} = \pm 20 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                            | A              |           |                    | ±100            | ná         |
| On Char             | acteristics (Note 2)                 |                                                                                                                                                                     |                |           |                    |                 |            |
| $V_{GS(th)}$        | Gate Threshold Voltage               | $V_{DS} = V_{GS},$ $I_D = 2^{FQ} \coprod A$ $V_{DS} = V_{GS},$ $I_C = -$                                                                                            | 71             | 1 -1      | 1.9<br>-1.7        | 3<br>-3         | V          |
| $\Delta V_{GS(th)}$ | Gate Threshold Voltage               | I <sub>D</sub> = 250 μA, Rc ed 25°C                                                                                                                                 | Q1             |           | <b>-</b> 5         |                 | m\′/°C     |
| $\Delta T_J$        | Temperature Coefficient              | $I_D = -250  \text{P}$ (eferer. 1 to 5°C)                                                                                                                           | Q2             |           | 12                 |                 | $\bigcirc$ |
| R <sub>DS(on)</sub> | Static Drain-Source<br>On-Resistance |                                                                                                                                                                     | 01             | O.C.      | 26<br>29           | 2.1<br>36<br>43 | ınΩ        |
|                     |                                      | $V_{c} = 4.4 \text{ A}$ $V_{c} = -4.5 \text{ J}_{D} = -3.8 \text{ A}$ $V_{c} = -10 \text{ V}, \text{ J}_{D} = -4.4 \text{ A}, \text{ T}_{J} = 125 ^{\circ}\text{C}$ | C 5            | O         | 37<br>50<br>55     | 46<br>63<br>73  |            |
| g <sub>FS</sub>     | Forward Transcond tance              | $D_{DS} = 10 \text{ V},$ $I_{D} = 6.2 \text{ A}$<br>$V_{DS} = 10 \text{ V},$ $I_{D} = 4.4 \text{ A}$                                                                | Q2             |           | 21<br>12           |                 | S          |
| Dynamic             | Chara 'eristi ;                      | EC COLOR                                                                                                                                                            |                |           |                    |                 |            |
| C <sub>iss</sub>    | ηρως Cap. Hance                      | 2000                                                                                                                                                                | Q1             |           | 760                |                 | pF         |
| Coss                | pacitance pacitance                  | $V_{DS} = 20 \text{ V, } V_{GS} = 0 \text{ V, } f = 1 \text{ 0 MHz}$ $C2$                                                                                           | Q2<br>Q1<br>Q2 |           | 1050<br>100<br>140 |                 | pF         |
| C <sub>rst</sub>    | Reverse Transfer Capacitance         | $V_{DS} = -20 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$                                                                                                 | Q1<br>Q2       |           | 60<br>70           |                 | pF         |
| R <sub>G</sub>      | Gat + Resistance                     | f . 1.0 MHz                                                                                                                                                         | Q1             |           | 1.2                |                 | Ω          |
|                     |                                      |                                                                                                                                                                     | Q2             |           | 9                  |                 |            |

| Symbol                 | Parameter                          | Test Conditions                                                                      | Туре     | Min | Тур         | Max         | Units |
|------------------------|------------------------------------|--------------------------------------------------------------------------------------|----------|-----|-------------|-------------|-------|
| Switchir               | ng Characteristics (Note           | 2)                                                                                   |          |     |             | •           |       |
| $t_{d(on)}$            | Turn-On Delay Time                 | Q1 $V_{DD} = 20 \text{ V},  I_{D} = 1 \text{ A},$                                    | Q1<br>Q2 |     | 9<br>12     | 18<br>22    | ns    |
| t <sub>r</sub>         | Turn-On Rise Time                  | $V_{GS} = 10V$ , $R_{GEN} = 6 \Omega$                                                | Q1<br>Q2 |     | 5<br>15     | 10<br>27    | ns    |
| $t_{\text{d(off)}} \\$ | Turn-Off Delay Time                | Q2<br>$V_{DD} = -20 \text{ V}, I_{D} = -1 \text{ A},$                                | Q1<br>Q2 |     | 23<br>45    | 37<br>72    | ns    |
| t <sub>f</sub>         | Turn-Off Fall Time                 | $V_{GS} = -10V$ , $R_{GEN} = 6 \Omega$                                               | Q1<br>Q2 |     | 3<br>12     | 6           | ns    |
| Qg                     | Total Gate Charge                  | Q1<br>V <sub>DS</sub> = 20 V, I <sub>D</sub> = 6.2 A, V <sub>GS</sub> = 10 V         | Q1<br>Q2 |     | 2           | 20<br>28    | nC    |
| Q <sub>gs</sub>        | Gate-Source Charge                 | Q2                                                                                   | Q1<br>Q2 |     | 2.4         |             | nC    |
| $Q_{gd}$               | Gate-Drain Charge                  | $V_{DS} = -20 \text{ V}, I_{D} = -4.4 \text{ A}, V_{GS} = -10 \text{ V}$             | Q, T     |     | 2.          | 11          | nC    |
| Drain-S                | Source Diode Character             | ristics                                                                              |          |     | 7           | K.          |       |
| $V_{SD}$               | Drain-Source Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A}$ $V_{GS} = 0 \text{ V}, I_S = -1.3$ (Note | Q2       |     | 0.7<br>-0.7 | 1.2<br>-1.2 | V     |
| t <sub>rr</sub>        | Diode Reverse Recovery<br>Time     | Q1<br>I <sub>F</sub> = 6.2 A = 100, 's                                               | Q1<br>Q2 |     | 17<br>2 !   |             | uz.   |
| Q <sub>rr</sub>        | Diode Reverse Recovery<br>Charge   | Q2<br>$I_F = -4$ . A, $d_{iF}/d_t$ 100 A/µs                                          | Q1<br>Q2 | 20  | 7<br>12     |             | nC    |

#### Notes:

R<sub>QJA</sub> is the sum of the junction-to-case and c bier. erman ince where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>QUC</sub> is guaranteed by des while R<sub>QUC</sub> is design 1.  ${\rm R}_{\rm \theta JA}$  is the sum of the junction-to-case and  ${\rm c}$ 





b) 125°C. 7 when mounted on a .02 in² and of 2 oz copper

c) 135°C/W when mounted on a minimum pad.

Pu' est: Pulse Wicth <  $300\mu s$ , Dctv Cycle < 2.0%

3. JV(avalanche, Single-Pulse ra in his guarante of by unsign if device is operated within the UIS SOA boundary of the device.

## **Typical Characteristics: Q1 (N-Channel)**



Figure 1. On-Region Characteristics.



Figt 2. 1-Res tance Variation with Di in Core and Gate Voltage.



Fig. Te J. On-Resistance Variation with Temperature



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## Typical Characteristics: Q1 (N-Channel)



Figure 7. Gate Charge Characteristics.



Fig. 8. apaci nce Characteristics.



Fi re 9 Mar num Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Single Pulse Maximum Peak Current.



Figure 12. Unclamped Inductive Switching Capability.

## Typical Characteristics: Q2 (P-Channel)



Figure 13. On-Region Characteristics.



Fig • 15. on-Resistance Variation with Temperature

UNCTION TEMPERAT IRE (°C)



Figure 17. Transfer Characteristics.



Figu 14. 'n-Re: stance Variation with Di 'n C 'ar and Cate Voitage.



Figure 16. On-Resistance Variation with Gate-to-Source Voltage.



Figure 18. Body Diode Forward Voltage Variation with Source Current and Temperature.

## Typical Characteristics: Q2 (P-Channel)



Figure 19. Gate Charge Characteristics.



1400

Figu 20. 'apac nce Characteristics.



Fig re 21 Ma mum Sala Operating Area



Figure 22. Single Pulse Maximum Power Dissipation.



Figure 23. Single Pulse Maximum Peak Current



Figure 24. Unclamped Inductive Switching Capability

# Typical Characteristics: N and P-Channel



#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ PowerSaver™ **FAST®** ISOPLANAR™ SuperSOT™-6  $\mathsf{PowerTrench}^{\circledR}$ ActiveArray™ SuperSOT™-8  $FASTr^{\intercal_{M}}$ LittleFET™ Bottomless™ QFET<sup>®</sup> SyncFET™ FPS™ MICROCOUPLER™ Build it Now™  $MicroFET^{TM}$ QSTM TinyLogic<sup>®</sup> FRFET™ TINYOPTO™ CoolFET™ MicroPak™ QT Optoelectronics™ GlobalOptoisolator™ Quiet Series™  $CROSSVOLT^{TM}$ MICROWIRE™ TruTranslation™  $\mathsf{GTO}^\mathsf{TM}$  $\mathsf{DOME}^{\mathsf{TM}}$  $\mathsf{UHC}^\mathsf{TM}$ RapidConfigure™ HiSeC™ MSX™  $\mathsf{UltraFET}^{\circledR}$ RapidConnect™ EcoSPARK™ MSXPro™  $I^2C^{TM}$ ENDESIGN uSerDes™ UniFET™ E<sup>2</sup>CMOS<sup>TM</sup> i-Lo™  $OCX^{TM}$ ScalarPump™ EnSigna™ OCXPro™ ImpliedDisconnect™ OPTOLOGIC® SILENT SWITCHER FACT™ Wire IntelliMAX™ OPTOPLANAR™ SMART START\* FACT Quiet Series™ PACMAN™ SPM™ Across the board. Around the world.™  $POP^{TM}$ Stealth™ The Power Franchise® Power247™ SuperFE1

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE THE TOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR USE OF ANY PRODUCTS HEREIN TO THE APPLICATION OR USE OF ANY PRODUCT OF THE APPLICATION OF THE APPLICATION OR USE OF ANY PRODUCT OR THE APPLICATION OF TH CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR TE RIGH. COF OTHERS

PowerEdge™

#### LIFE SUPPORT POLICY

Programmable Active Droop™

FAIRCHILD'S PRODUCTS ARE N' ... THO 'ZED .. R USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOU THE EXILES VRITTEN, FOR OVAL OF FAIR CHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support device or system. The discussion of the support devices or the support devices of the support devi systems which, (a) ar intended for sungical implant into the body, or (b) upp or sus in life, or (c) whose failure to policy when the same sused in accordance e provided in the labeling, can be with instruc reason. 'y expected result in significant injury to the

2 A critical component is any component of a life s upport device or system whose failure to perform can pe reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Sup SOT1

### PROL CT 'ATUS DEL'INITIONS

#### efir on of Terms

| Datash eet lidentification | Product Status            | Definition                                                                                                                                                                                                            |
|----------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .^o ance Information       | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary                | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed   | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                   | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |



ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative