



All-in-One Flyback Controller with Integrated Primary and Secondary Synchronous Rectification Driver with Capacitive Isolation

## **DESCRIPTION**

The MPX2001 is an all-in-one flyback controller solution. The MPX2001 integrates a primary driving circuit, secondary controller, and synchronous rectification driver all in one chip, maintaining the benefits of both primary-side regulation (PSR) and secondary-side regulation (SSR).

With the MPX2001, system complexity can be reduced since no feedback circuit is needed. Therefore, the total BOM cost is reduced. At the same time, a synchronous rectifier (SR) can be matched perfectly with the driving signal of the primary-side MOSFET. With this feature, the SR can operate safely in continuous conduction mode (CCM), which helps increase overall efficiency and provides the design with more flexibility.

The MPX2001 features advanced protections, including primary-sense output over-voltage protection (OVP). primary over-current protection (POCP), real secondary-sense output overload protection (OLP), internal/external brown-in/brown-out (B/O, B/I), short-circuit (SCP), current-sensing protection protection (SSP), internal thermal shutdown, under-voltage lockout (UVLO), and an externally triggered protection (Ext.P).

The MPX2001 is available in a SOICW-20 package.

## **FEATURES**

- Isolation Voltage >4500V<sub>AC</sub>
- UL1577 and IEC 62368 Safety Approved
- 100% Production HIPOT Test at 4.5kVrms/50Hz
- 650V Integrated HV Current Source
- 200V Integrated SR Controller, Supporting both DCM and CCM Operation
- Incorporates Primary Driving Circuit, Secondary Controller, and Synchronous Rectification Driver
- Extremely Low Operating Current in Standby Mode
- Frequency Modulation and Peak Current Mode Control with Slope Compensation, Line Compensation, and Leading Edge Blanking
- Adjustable Cable Drop Compensation
- OVP, POCP, Real Secondary-Sense Output OLP, Internal/External B/O and B/I, SCP, Current-Sensing Short Protection, Internal Thermal Shutdown, UVLO, and Ext.P
- Available in a SOICW-20 Package

## **APPLICATIONS**

- AC/DC Adapters
- Offline Battery Chargers
- High Efficiency, High-Current Power Supplies, Etc.

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under quality assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



# **TYPICAL APPLICATION**





# ORDERING INFORMATION

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MPX2001GY    | SOICW-20 | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPX2001GY–Z)

# **TOP MARKING**

MPSYYWW MPX2001 LLLLLLLL

MPS: MPS prefix YY: Year code WW: Week code

MPX2001: Product code of MPX2001GY

LLLLLLL: Lot number

# **EVALUATION KIT EVKT-MPX2001-45-PD**

EVKT-MPX2001-45-PD Kit contents: (Items below can be ordered separately).

| # | Part Number    | Item                                                                | Quantity |
|---|----------------|---------------------------------------------------------------------|----------|
| 1 | EVX2001-Y-02A  | MPX2001 45W USB PD evaluation board                                 | 1        |
| 2 | Tdrive-MPX2001 | USB flash drive that stores the user guide, USBCEE test board files | 1        |
| 3 |                | USB C to USB C cable                                                | 1        |
| 4 |                | USB A to mini USB cable                                             | 1        |
| 5 |                | USBCEE test board                                                   | 1        |

Order direct from www.MonolithicPower.com or our distributors.



## PACKAGE REFERENCE



# **ABSOLUTE MAXIMUM RATINGS (1)**

| HV to PGND0.3V to 650V SRD to SGND1V to 200V VCC to PGND0.3V to 35V PDrv to PGND0.3V to 16V SDrv to SGND0.3V to 16V VDD to SGND0.3V to 35V PVB, CS, PEP, EBO to PGND0.3V to 6.5V SVB, COMP, CP, FB, IS to SGND |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.3V to 6.5V                                                                                                                                                                                                   |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ SOICW-20                                                                                                                                             |
| ESD capability human body model (SRD)                                                                                                                                                                          |
| ESD capability human body model (HV) 800V                                                                                                                                                                      |
| Recommended Operating Conditions (3)                                                                                                                                                                           |

| Thermal Resistance <sup>(4)</sup> | <b>0</b> JA | $\boldsymbol{\theta}$ JC |      |
|-----------------------------------|-------------|--------------------------|------|
| SOICW-20                          | 55          | . 30                     | °C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

Typical value tested at  $T_J = -40^{\circ}$ C to 125°C, unless otherwise noted.

| Parameter                                     | Symbol                  | Condition                                                       | Min | Тур  | Max  | Units |
|-----------------------------------------------|-------------------------|-----------------------------------------------------------------|-----|------|------|-------|
| Insulation                                    | -                       |                                                                 |     |      |      | l     |
| Isolation voltage                             |                         | 50/60Hz                                                         | 4.5 |      |      | kVrms |
| Primary Side (HV)                             |                         |                                                                 |     |      |      |       |
| Break-down voltage                            | $V_{HV-BD}$             | T <sub>J</sub> = 25°C                                           | 650 |      |      | V     |
| Leakage current from HV                       | I <sub>HV-LK</sub>      | $V_{DS} = 500V_{DC}$                                            |     |      | 18   | μA    |
| Complete company for the U.V.                 | I <sub>HV-SP1</sub>     | VCC = 12V, V <sub>HV</sub> = 80~400V,<br>T <sub>J</sub> < 110°C | 3.9 | 4.7  | 5.5  | 0     |
| Supply current from HV                        | I <sub>HV-SP2</sub> (5) | VCC = 12V, V <sub>HV</sub> = 80~400V,<br>T <sub>J</sub> ≥ 110°C |     | 2.3  |      | mA    |
| Brown-in threshold voltage                    | V <sub>HV-ON</sub>      |                                                                 | 95  | 106  | 118  | V     |
| Brown-out threshold voltage                   | V <sub>HV-OFF</sub>     |                                                                 | 85  | 96   | 108  | V     |
| Brown-in/out hysteresis                       | $V_{HV-\Delta}$         |                                                                 | 7.5 | 10   | 12.5 | V     |
| Delay time for brown-out                      | t <sub>BO</sub>         |                                                                 | 54  | 67   | 80   | ms    |
| Primary Side (VCC)                            |                         | 1                                                               |     | •    |      |       |
| I <sub>HV-SP</sub> turn-off voltage           | Vcc-ioff                |                                                                 | 13  | 14.5 | 16   | V     |
| Minimum operation voltage                     | V <sub>CC-MIN</sub>     |                                                                 | 7   | 8    | 9    | V     |
| Vcc-loff - Vcc-min                            | V <sub>CC-STW</sub>     |                                                                 | 5.5 | 6.5  |      | V     |
| Auto-recovery protection level                | Vcc-aut                 |                                                                 | 4.7 | 5.3  | 5.9  | V     |
| VCC over-voltage protection level             | V <sub>CC-OVP</sub>     |                                                                 | 24  | 27   | 30   | V     |
| Operating current                             | lop                     | $VCC = 15V$ , $f_S = 80kHz$ , $C_L = 1nF$                       |     |      | 3.5  | mA    |
| Operating current during protection           | I <sub>OP-NS</sub>      | VCC = 8V                                                        |     |      | 250  | μA    |
| Operating current during latch-off            | I <sub>OP-LO</sub>      | VCC = 5V                                                        |     |      | 250  | μA    |
| Quiescent current                             | lα                      | VCC = 12V                                                       |     |      | 300  | μA    |
| Primary Side (PDrv)                           |                         |                                                                 |     |      |      |       |
| Driver veltage high level                     | V                       | C <sub>L</sub> = 1nF, VCC = 7V                                  | 5   |      |      | V     |
| Driver voltage high level                     | $V_{High}$              | C <sub>L</sub> = 1nF, VCC = 12V                                 | 9.9 |      |      | V     |
| Driver voltage clamp level                    | V <sub>Clamp</sub>      | C <sub>L</sub> = 1nF, VCC = 24V                                 | 11  | 13.5 | 16   | V     |
| Driver voltage low level                      | $V_{Low}$               | C <sub>L</sub> = 1nF                                            |     |      | 100  | mV    |
| Driver voltage rise time                      | t <sub>Rise</sub>       | C <sub>L</sub> = 1nF                                            |     | 30   |      | ns    |
| Driver voltage fall time                      | t <sub>Fall</sub>       | C <sub>L</sub> = 1nF                                            |     | 20   |      | ns    |
| Maximum switching frequency                   | fs- <sub>Max</sub>      | T <sub>J</sub> = 25°C                                           | 82  | 85   | 89   | kHz   |
| Sensing short protection (5) ton-Max          |                         |                                                                 |     | 10   |      | μs    |
| Time to trigger primary OCP                   | tocp                    |                                                                 | 56  | 69   | 82   | ms    |
| Soft-start duration                           | t <sub>Soft</sub>       |                                                                 | 9   | 11   | 15   | ms    |
| Minimal switching frequency during soft start | fs-soft                 |                                                                 |     | 20   |      | kHz   |



# **ELECTRICAL CHARACTERISTICS** (continued)

Typical value tested at T<sub>J</sub> = -40°C to 125°C, unless otherwise noted.

| Parameter                                                  | Symbol               | Condition                                                                 | Min  | Тур   | Max  | Units                |
|------------------------------------------------------------|----------------------|---------------------------------------------------------------------------|------|-------|------|----------------------|
| Primary Side (CS)                                          |                      | •                                                                         | •    | •     |      | •                    |
| Threshold for SCP                                          | VscP                 |                                                                           | 0.83 | 0.9   | 0.97 | V                    |
| Maximum peak current limitation                            | V <sub>IPK-Max</sub> |                                                                           | 0.57 | 0.6   | 0.63 | V                    |
| Minimum peak current limitation                            | V <sub>IPK-Min</sub> |                                                                           |      | 0.15  |      | V                    |
| Jittering amplitude                                        | $\Delta V_{IPK}$     | V <sub>IPK</sub> = 0.6V                                                   | ±2%  | ±2.5% | ±3%  | V <sub>IPK-Max</sub> |
| Jittering period (5)                                       |                      |                                                                           |      | 320   |      | cycles               |
| f <sub>Sync</sub> at which i <sub>PK</sub> foldback starts | f <sub>Sync-H</sub>  |                                                                           |      | 42    |      | kHz                  |
| f <sub>Sync</sub> at which i <sub>PK</sub> foldback stops  | f <sub>Sync-L</sub>  |                                                                           |      | 20    |      | kHz                  |
| Slope of the compensation ramp                             | S <sub>RAMP</sub>    | f <sub>S</sub> = 65kHz                                                    | 14   | 20    | 26   | mV/μs                |
| LEB for current limitation                                 | t <sub>LEB-L</sub>   |                                                                           |      | 276   |      | ns                   |
| LEB for SCP                                                | t <sub>LEB-S</sub>   |                                                                           |      | 235   |      | ns                   |
| ΔI <sub>HVCs</sub> / ΔV <sub>HV</sub> ratio                | K <sub>HVCS</sub>    |                                                                           |      | 0.51  |      | μA/V                 |
| CS coursing current                                        | liniaa               | $V_{HV} = 200V, V_{IPK} = 0.6V, T_{J} = 25^{\circ}C$                      |      | 30    |      | μA                   |
| CS sourcing current                                        | Invcs                | V <sub>HV</sub> = 375V, V <sub>IPK</sub> = 0.6V,<br>T <sub>J</sub> = 25°C | 95   | 120   | 150  |                      |
| Primary Side (PEP)                                         |                      |                                                                           |      |       |      |                      |
| Sourcing current from PEP                                  | I <sub>PEP</sub>     | V <sub>PEP</sub> = 0.5V                                                   |      | 100   |      | μA                   |
| Saturation voltage                                         | $V_{PEP-S}$          | $R_{PEP} = 100k\Omega$                                                    | 0.9  | 1     | 1.1  | V                    |
| Protection trigger threshold                               | $V_{PEP-T}$          |                                                                           | 0.45 | 0.5   | 0.55 | V                    |
| Protection trigger delay                                   | t <sub>PEP-T</sub>   |                                                                           |      | 300   |      | μs                   |
| Primary Side (EBO)                                         |                      |                                                                           |      |       |      |                      |
| Brown-In threshold voltage                                 | V <sub>EBO-ON</sub>  |                                                                           | 1.08 | 1.1   | 1.12 | V                    |
| Brown-out threshold voltage                                | $V_{EBO\text{-}OFF}$ |                                                                           | 0.98 | 1     | 1.02 | V                    |
| Brown-in/out hysteresis                                    | $V_{EBO-\Delta}$     |                                                                           | 0.09 | 0.1   |      | V                    |
| Internal impedance (5)                                     | Rebo                 | V <sub>EBO</sub> = 1V                                                     | 10   |       |      | ΜΩ                   |
| Primary Side (PVB)                                         |                      |                                                                           |      |       |      |                      |
| Regulating voltage                                         | $V_{PVB}$            | $I_{PVB} = 0 - 5mA$                                                       | 4.75 | 5.05  | 5.35 | V                    |
| Primary Side – Internal Thei                               | mal Protect          | ion                                                                       |      |       |      |                      |
| OTP threshold (5)                                          | Тотр                 |                                                                           |      | 150   |      | °C                   |
| Hysteresis to release OTP (5)                              | $T_\Delta$           |                                                                           |      | 40    |      | °C                   |
| Secondary Side (VDD)                                       |                      |                                                                           |      |       |      |                      |
| Operating current                                          | I <sub>OPS</sub>     | $VDD = 5V$ , $f_S = 80kHz$ , $C_L = 4.7nF$                                |      |       | 5    | mA                   |
| Quiescent current                                          | I <sub>QS</sub>      | VDD = 5V                                                                  |      |       | 300  | μA                   |
| UVLO falling threshold                                     | V <sub>DD-OFF</sub>  |                                                                           | 3.6  | 3.8   | 4.0  | V                    |
| UVLO rising threshold                                      | V <sub>DD-ON</sub>   |                                                                           | 4.1  | 4.3   | 4.5  | V                    |
| UVLO hysteresis                                            | $V_{DD-\Delta}$      |                                                                           | 0.3  |       |      | V                    |



# **ELECTRICAL CHARACTERISTICS** (continued)

Typical value tested at T<sub>J</sub> = -40°C to 125°C, unless otherwise noted.

| Parameter                                     | Symbol                 | Condition                                                                                       | Min   | Тур   | Max   | Units |
|-----------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Secondary Side (FB)                           |                        |                                                                                                 |       |       |       |       |
| Feedback reference voltage V <sub>REF</sub>   |                        |                                                                                                 | 0.991 | 1     | 1.009 | V     |
| Feedback current                              | I <sub>FB</sub>        | V <sub>FB</sub> = 1.25V                                                                         |       |       | 50    | nA    |
| Secondary Side (SRD, SDrv                     | )                      |                                                                                                 |       |       |       |       |
| Regulated forward voltage                     | V <sub>SR-F</sub>      |                                                                                                 | -34   | -24   | -14   | mV    |
| Turn-off threshold                            | Vsr-off                |                                                                                                 | -10   | 0     | 10    | mV    |
| Turn-off threshold in t <sub>ON-min</sub> (5) | V <sub>SR-OFF2</sub>   |                                                                                                 |       | 1.5   |       | V     |
| Turn-on threshold (5)                         | $V_{SR-ON}$            |                                                                                                 |       | 0     |       | mV    |
| Turn off doloy (total)                        | <b>t</b>               | $\begin{aligned} V_D &= 0V, \ C_L = 4.7 nF, \\ R_{Drv} &= 0\Omega, \ V_{GS} = 2V \end{aligned}$ |       | 80    | 110   | ns    |
| Turn-off delay (total)                        | t <sub>Off-D</sub>     | $V_D = 0V$ , $C_L = 10nF$ ,<br>$R_{Drv} = 0\Omega$ , $V_{GS} = 2V$                              |       | 90    | 130   | ns    |
| Turn-on delay                                 | t <sub>ON-D</sub>      | C <sub>L</sub> = 4.7nF                                                                          |       | 200   |       | ns    |
| Minimal on time                               | $t_{\text{ON-min}}$    |                                                                                                 | 1.3   | 1.6   | 1.9   | μs    |
| Input current at SRD                          | I <sub>SRD</sub>       | V <sub>SRD</sub> = 200V                                                                         |       |       | 15    | μΑ    |
| Driver voltage low level                      | $V_{Drv\text{-}L}$     |                                                                                                 |       | 0.05  | 0.1   | V     |
| Driver voltage clamp level                    | $V_{Clamp}$            |                                                                                                 | 9     | 11.5  | 14    | V     |
| Driver voltage high level                     | $V_{Drv	ext{-H}}$      | VDD = 10.5V                                                                                     |       | 10.5  |       | V     |
| Driver pull-down resistance                   | R <sub>Pull-down</sub> | $C_L = 4.7 nF$ , $VDD = 5V$                                                                     |       | 1     | 2     | Ω     |
| Secondary Side (IS)                           |                        |                                                                                                 |       |       |       |       |
| Overload protection threshold                 | $V_{OLP}$              |                                                                                                 | 38    | 40    | 42    | mV    |
| Overload protection delay                     | tolp                   | T <sub>J</sub> = 25°C                                                                           | 57    | 68    | 79    | ms    |
| Secondary Side (COMP)                         |                        |                                                                                                 |       |       |       |       |
| Transconductance                              | GM                     | ±10mV/±60mV                                                                                     |       | 2/10k |       | S     |
| Maximum sink current                          | Isink                  |                                                                                                 | 0.5   |       |       | mA    |
| Maximum source current                        | I <sub>source</sub>    |                                                                                                 | 0.5   |       |       | mA    |
| Max threshold for burst mode <sup>(5)</sup>   | $V_{Burst}$            | $C_{CP} = 1\mu F$ , $VDD = 5V$                                                                  |       | 1.7   |       | V     |
| Maximum PFM frequency                         | f <sub>s_max</sub>     | $V_{COMP} = 0V$ , $T_J = 25^{\circ}C$                                                           | 82    | 85    | 89    | kHz   |
| Minimal PFM frequency                         | f <sub>s_min</sub>     | V <sub>COMP</sub> = 2.5V                                                                        |       | 20    |       | kHz   |
| Maximum COMP voltage                          | $V_{COMPmax}$          | VDD = 5V                                                                                        | 2.5   |       |       | V     |
| Secondary Side (CP)                           |                        |                                                                                                 |       |       |       |       |
| Max supply voltage on CP                      | V <sub>TONS-max</sub>  |                                                                                                 | 2.3   | 2.4   | 2.5   | V     |
| Min supply voltage on CP                      | $V_{TONS-min}$         |                                                                                                 |       | 0.52  |       | V     |
| Pull-up resistance                            | Rtons                  |                                                                                                 |       | 200   |       | kΩ    |
| Ratio from CP to V <sub>REF</sub>             | Kcp                    |                                                                                                 | 0.098 | 0.1   | 0.102 |       |



# **ELECTRICAL CHARACTERISTICS** (continued)

Typical value tested at  $T_J$  = -40°C to 125°C, unless otherwise noted.

| Parameter                     | Symbol              | Condition  | Min      | Тур | Max  | Units |
|-------------------------------|---------------------|------------|----------|-----|------|-------|
| Secondary Side (SVB)          |                     | •          | <u>.</u> |     |      |       |
| Degulating valtage            | M                   | VDD = 6V   | 4.75     | 5   | 5.25 | V     |
| Regulating voltage            | $V_{SVB}$           | VDD = 4.7V | 4.6      |     |      | V     |
| UVLO falling threshold        | $V_{DD\text{-}OFF}$ |            | 3.6      | 3.8 | 4.0  | V     |
| UVLO rising threshold         | V <sub>DD-ON</sub>  |            | 4.1      | 4.3 | 4.5  | V     |
| UVLO hysteresis               | $V_{DD-\Delta}$     |            | 0.3      |     |      | V     |
| Secondary Side - Internal T   | hermal Prot         | ection     | ·        |     |      |       |
| OTP threshold (5)             | T <sub>OTP</sub>    |            |          | 150 |      | °C    |
| Hysteresis to release OTP (5) | TΔ                  |            |          | 40  |      | °C    |

#### NOTE:

<sup>5)</sup> These parameters are guaranteed by design.

IQ\_12V vs. Temperature Chart



# TYPICAL CHARACTERISTICS

BV\_HV\_100µA vs. Temperature Chart



Vipk\_max\_PT vs. Temperature Chart



500

TEMPERATURE (°C) fs\_max\_PT vs. Temperature Chart



VHV\_ON vs. Temperature Chart



VHV\_OFF vs. Temperature Chart







# **TYPICAL CHARACTERISTICS** (continued)

# VCC\_OFF vs. Temperature Chart



VCC\_OVP vs. Temperature Chart



FS\_MAX vs. TEMPERATURE CHART



VCC\_Recovery vs. Temperature Chart



**VSCP\_REF** vs. Temperature Chart



**S\_RAMP** vs. Temperature Chart



V\_Brown\_In vs. Temperature Chart



# **TYPICAL CHARACTERISTICS** (continued)

# KHV\_CS vs. Temperature Chart



**V\_Brown\_Out vs. Temperature Chart** 



**VDD\_OFF** vs. Temperature Chart



VDD\_ON vs. Temperature Chart



IQS\_5V vs. Temperature Chart







# **TYPICAL CHARACTERISTICS** (continued)

# VSR\_F vs. Temperature Chart



Real\_OLP vs. Temperature Chart



# **VREF** vs. Temperature Chart





# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{\text{IN}}$  = 110 $V_{\text{AC}}$ ,  $V_{\text{OUT}}$  = 12V,  $I_{\text{OUT}}$  = 5A, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 110 $V_{AC}$ ,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 5A, unless otherwise noted.



© 2018 MPS. All Rights Reserved.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 110 $V_{AC}$ ,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 5A, unless otherwise noted.





V<sub>IN</sub> = 220V<sub>AC</sub>, Full Load



## EMI

110L, Full Load



400ms/div.

### **EMI**

110N, Full Load



## **EMI**

220L, Full Load





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 110V_{AC}$ ,  $V_{OUT} = 12V$ ,  $I_{OUT} = 5A$ , unless otherwise noted.

**EMI** 220N, Full Load



## **Efficiency vs. Load Current**



# No-Load Consumption vs. Input Voltage



|              |                                      | 4-Point Average<br>Efficiency | 10% Load<br>Efficiency | No-Load Consumption<br>(W)                           |
|--------------|--------------------------------------|-------------------------------|------------------------|------------------------------------------------------|
| DoE Level VI |                                      | 0.88                          |                        | 0.21                                                 |
| CoC V5       | Tier 1                               | 0.89                          | 0.79                   | 0.25                                                 |
| C0C V5       | Tier 2                               | 0.89                          | 0.79                   | 0.15                                                 |
| Test Data    | V <sub>IN</sub> = 110V <sub>AC</sub> | 0.918                         | 0.907                  | 0.013 (2*5.1MΩ B/O resistor)<br>0.010 (internal B/O) |
| rest Data    | V <sub>IN</sub> = 200V <sub>AC</sub> | 0.925                         | 0.876                  | 0.023 (2*5.1MΩ B/O resistor)<br>0.014 (internal B/O) |



# **PIN FUNCTIONS**

| Pin# | Name | Description                                                                                                                                                                                                                                                                                     |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PEP  | <b>External protection on the primary side.</b> Protections include, but are not limited to, over-temperature protection (OTP) for the primary MOSFET and over-voltage protection (OVP) on the auxiliary winding. An internal current source allows for a direct connection.                    |
| 2    | PGND | Ground of the primary-side IC.                                                                                                                                                                                                                                                                  |
| 3    | PVB  | <b>Primary voltage bypass.</b> An external ceramic capacitor (typically $1\mu\text{F}/6.3\text{V}$ ) can be connected to PVB.                                                                                                                                                                   |
| 4    | CS   | Primary MOSFET current sense for peak-current mode regulation and SCP function. CS also implements over-power consumption based on the HV voltage.                                                                                                                                              |
| 5    | VCC  | <b>Power supply for the primary IC operation.</b> VCC senses the output voltage indirectly to achieve OVP.                                                                                                                                                                                      |
| 6    | PDrv | Output drive for the external power MOSFET.                                                                                                                                                                                                                                                     |
| 7    | PGND | Ground of the primary side IC.                                                                                                                                                                                                                                                                  |
| 8    | EBO  | <b>Input sense.</b> EBO is connected to external dividing resistors to sense the input voltage. This provides a more accurate brown-in/-out and an adjustable threshold. EBO is shorted to PGND to disable the external sensing. This way, brown-in/-out relies on internal sensing through HV. |
| 9    | NC   | No connection.                                                                                                                                                                                                                                                                                  |
| 10   | HV   | <b>High voltage.</b> HV implements an internal high-voltage current source for the primary IC start-<br>up and normal operation. HV samples the input voltage for brown-in/-out and line<br>compensation on the primary-peak current.                                                           |
| 11   | SRD  | Drain voltage sense of the synchronous rectifying MOSFET.                                                                                                                                                                                                                                       |
| 12   | SDrv | Output drive for the external power MOSFET.                                                                                                                                                                                                                                                     |
| 13   | SVB  | Secondary voltage bypass. An external ceramic capacitor (typically $1\mu F/6.3V$ ) can be connected to SVB.                                                                                                                                                                                     |
| 14   | SGND | Ground of the secondary side.                                                                                                                                                                                                                                                                   |
| 15   | COMP | <b>Internal error amplifier for output voltage regulation.</b> Connect the compensation network to COMP to adjust the regulating performance.                                                                                                                                                   |
| 16   | СР   | Output cable drop compensation. A 1µF ceramic capacitor can be connected to CP as a low-pass filter. The compensation voltage can be adjusted by parallel resistors. Short CP to SGND directly if CP is not needed.                                                                             |
| 17   | VDD  | Power supply for the secondary IC operation and external MOSFET driving.                                                                                                                                                                                                                        |
| 18   | FB   | <b>Feedback for the constant voltage regulation.</b> Connect FB to dividing resistors to sense the output voltage.                                                                                                                                                                              |
| 19   | IS   | <b>Overload protection sense.</b> IS senses OLP by connecting a current sensing resistor in the output loop.                                                                                                                                                                                    |
| 20   | SGND | Ground of the secondary side.                                                                                                                                                                                                                                                                   |
|      |      |                                                                                                                                                                                                                                                                                                 |



# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



# **OPERATION**

The MPX2001 is an all-in-one flyback controller that maintains all benefits of a secondary-side regulator (SSRs), reducing system complexity and the total solution cost. The MPX2001 solution implements a complete secondary-side regulation scheme. Both the control loop and the modulation block are placed on the secondary side, so the drive signal of the synchronous rectifier (SR) can be perfectly matched with the drive signal of the primary-side MOSFET. With this feature, the SR is able to operate safely in continuous conduction mode (CCM), which helps increase overall efficiency greatly and provide more flexibility to the design.

# PRIMARY IC FUNCTION SECTION Self-Configuration at Start-Up

Once VCC is higher than the minimum operation voltage ( $V_{\text{CC-MIN}}$ ) (typically 8V), the primary IC starts to read the EBO configuration. This is done before entering any other operation.

If EBO is connected to an external resistor divider (typically >1k $\Omega$ ), the external brown-in/out mode is selected. In this mode, the brown-in/-out function senses the input voltage through EBO instead of sensing it through HV internally. The brown-in/-out detection is always enabled, regardless of whether the HV current source is turned on or off. This mode provides a more accurate brown-in/-out approach and adjustable thresholds.

If EBO is shorted to PGND to disable the external sensing, the internal brown-in/-out mode is selected. In this mode, brown-in/-out relies on the internal sensing through HV. Brown-in/-out detection turns off when the HV current source is turned on (to avoid the effect of the HV voltage drop) and is always turned back on after the HV current source is turned off.

This self-configuration action is executed only once, and the results are latched as long as the primary IC is active.

### Start-Up with Brown-In/-Out Detection

Initially, all primary IC operation is disabled when there is no power applied, and the brown-in/-out flag defaults in brown-out state. The VCC of primary IC (VCC) is charged up by the internal high-voltage current source drawn from HV. The

current source is turned off once VCC reaches  $V_{\text{CC-IOFF}}$  (typically 14.5V).

If the device is configured with external brownin/-out mode, brown-in/-out detection is enabled right after self-configuration. If the device is configured with brown-in/-out internal mode, brown-in/-out is only enabled after the HV current source is turned off. If the HV voltage is higher than V<sub>HV-ON</sub> (typically 106V), then this is treated as a brown-in condition. The primary IC turns on the HV current source to charge VCC back to V<sub>CC-IOFF</sub> (to guarantee a maximized startup window) and operates in normal start-up mode. Otherwise, it is treated as a brown-out protection condition. The primary IC operation remains disabled until VCC drops down to V<sub>CC</sub>-AUT (typically 5.3V), and VCC is charged up by the high-voltage current source all over again.

Once VCC is higher than the minimum operation voltage (V<sub>CC-MIN</sub>), the primary IC begins monitoring on the sync signal transmitted through the insulation channel. Before brown-in is detected and the primary IC runs into normal start-up mode, the primary IC can already determine what status the secondary IC is in. As shown in Figure 2, there are three conditions for primary IC start-up.

1. If there is no logic high state detected for the sync signal, the primary IC indicates that either the secondary IC is out of power or the system is recovering from a fault state. In this case, when brown-in is detected and the primary IC runs in normal start-up mode, the primary IC starts switching on its own with the maximum switching frequency and the maximum peak current. Once any logic-high state of the sync signal is detected, the primary IC stops independent switching, and the secondary IC takes control. There is also a time limit on the primary start-up period. Even if there is no logic-high state detected for the sync signal, the independent primary switching stops when the timer (toch) times out. This means that there is a fault condition present, such as overload, which is preventing the secondary IC from powering up successfully. tocp starts after the soft-start period. Once the primary



OCP flag is set, and the primary IC runs in a protection mode.

- If a normal sync signal is detected before the primary IC enters start-up mode, the primary IC does not require independent switching. The primary IC follows the sync modulation right after brown-in is detected.
- If any sync signal is detected before start-up, the IC indicates a fault condition, such as overload on the secondary side. In this case, the primary IC does not switch at all, but sets the protection flag and runs in a protection mode.



Figure 2: Start-Up Logic for Primary IC

# Brown-Out Protection during Normal Operation

To prevent any unwanted behavior from the power supply caused by an insufficient input voltage, the primary IC implements brown-out protection. When the HV voltage is lower than  $V_{\text{HV-OFF}}$  (typically 96V, internal B/O) or  $t_{\text{he}}$  EBO voltage is lower than  $V_{\text{EBO-OFF}}$  (typically 1V, external B/O), the brown-out timer starts running. Conversely, whenever the HV voltage is higher than  $V_{\text{HV-OFF}}$  or the EBO voltage is higher than  $V_{\text{EBO_OFF}}$ , the timer is reset. If the brown-out timer is over  $t_{\text{BO}}$ , the primary IC enters brown-out protection, and VCC enters hiccup operation between  $V_{\text{CC-AUT}}$  (typically 5.3V) and  $V_{\text{CC-IOFF}}$  (typically 14.5V). The primary IC does not start up again until there is a valid brown-in detection.

If brown-in/-out relies on internal sensing through HV, the brown-in/-out detection always pauses when the HV current source is turned on (to avoid the effect of the HV voltage drop) and

resumes after the HV current source is turned off.

## Soft Start (SS)

To reduce stress on the power circuits, a soft-start function is implemented in the primary IC. When the primary IC enters normal start-up mode and starts switching on its own, the internal soft start increases the current limit from  $V_{IPK-Min}$  (typically 0.15V) to  $V_{IPK-Max}$  (typically 0.6V) and the switching frequency from  $f_{S-Soft}$  (typically 20kHz) to  $f_{S-Max}$  (typically 85kHz). The duration of the soft-start period is  $t_{Soft}$  (typically 10ms).

# Peak-Current Control with Internal Slope Compensation

The primary IC employs peak-current-mode control with an on time controlled by comparing the voltage across the CS, current sense resistor with the internal reference. The reference voltage is controlled by the sync frequency with a maximum value of  $V_{IPK-Max}$  and a minimum value of  $V_{IPK-Min}$ . The reference voltage is clamped at  $V_{IPK-Max}$  when the sync frequency is higher than  $f_{Sync-H}$  (typically 42kHz) and is clamped at  $V_{IPK-Min}$  when the sync frequency is lower than  $f_{Sync-L}$  (typically 20kHz) (see Figure 3). When the sync frequency is between  $f_{Sync-H}$  and  $f_{Sync-L}$ , the reference is adjusted proportionately.



Figure 3: Peak-Current Reference vs. Sync Frequency

A synchronized positive slope is added to the sensed current signal on CS to prevent subharmonic oscillation and guarantee stable peak-current mode control over a wide range of input voltages. The compensation is



proportionately reduced as the peak current decreases.

Due to the parasitic capacitance, a spike usually occurs on the sensing resistor after the MOSFET is turned on. To prevent the peak-current limitation comparator from being falsely triggered by this turn-on spike, a leading edge blanking (LEB) function is implemented on the comparator. During the blanking time, the comparator for peak-current limitation is disabled, so the MOSFET cannot be turned off. Two-level LEB is adopted in the comparator. Normal operation has  $t_{\text{LEB}\_L}$  (typically 276ns) and  $t_{\text{LEB}\_S}$  (typically 235ns) for SCP.

## **Line Compensation for Peak-Current Control**

Ideally, in peak-current-mode control, the primary peak current should be exactly the same as the reference because of the peak-current control operation. However, due to the logic propagation delay and driver delay, the actual peak current is always higher than the reference value. Moreover, the difference between the actual value and reference value varies with the input voltage. A higher input voltage results in a larger error of the peak current (see Figure 4). This leads to a significant variation in the maximum power limitation.



Figure 4: Peak Current Difference Caused by Turn-Off Delay

To compensate for this variation and improve overload protection (OLP) accuracy, an offset proportional to the input voltage is added on the CS signal. The offset is created by an internal sourcing current on CS flowing across an external resistor ( $R_{HVCS}$ ), and the current source is proportional to the HV voltage (see Figure 5). The compensation level can be adjusted by  $R_{HVCS}$  externally.



Figure 5: Implementation of Line Compensation Function

The compensation current is applied completely only when the peak current reference is at its maximum limit. This compensation current is disabled when the peak current reference is lower than 90% of the maximum value (see Figure 6).



Figure 6: Current on CS for Line Compensation

#### **Driver**

The driver capability is specified in the Electrical Characteristics table on page 5. The voltage is clamped internally at  $V_{\text{Clamp}}$  (typically 11.5V) to guarantee safe operation of the external MOSFET.

### **Under-Voltage Lockout (UVLO)**

UVLO stops the primary switching whenever VCC is under  $V_{\text{CC-MIN}}$  (typically 8V). The HV current source is enabled when VCC is under  $V_{\text{CC-AUT}}$  (typically 5.3V).

#### **Protections**

The primary IC provides full protection features as well as solid response to the secondary IC protections. Primary protections are all implemented as either auto-restart mode or latch-off mode. When a protection is triggered, the switching is terminated immediately, and VCC drops. Once VCC drops to  $V_{\text{CC-AUT}}$ , the related protection flag is reset, and the HV



current source is enabled to charge the VCC capacitor. Then the primary IC enters normal start-up mode.

## **Short-Circuit Protection (SCP)**

If the CS voltage is over  $V_{\text{SCP}}$ , the peak current is not well-controlled by the peak-current limitation due to a fault condition, such as winding short-circuit or output short-circuit. Short-circuit protection (SCP) is triggered as an auto-restart mode protection. A reduced LEB time ( $t_{\text{LEB-S}}$ , typically 235ns) is also adopted by the SCP comparator.

# **Over-Voltage Protection (OVP)**

If VCC is over  $V_{\text{CC-OVP}}$  (typically 27V), it indicates that the output voltage is not under control, and a large output overshoot can occur. OVP is triggered as a result in an auto-restart mode. The primary OVP can avoid component breakdown caused by over-stress.

## **Brown-Out Protection (BOP)**

For more information about brown-out protection, refer to the Start-Up with Brown-In/-Out Detection section on page 18 and the Brown-Out Protection during Normal Operation section on page 19. Brown-out protection (BOP) is an autorestart mode protection.

# Primary Over-Temperature Protection (POTP)

To prevent any thermal damage on the chip, primary over-temperature protection (POTP) shuts down the switching immediately when the junction temperature is over  $T_{\text{OTP}}$  (typically 150°C). The protection flag is latched until the junction temperature drops by  $T_{\Delta}$  (typically 40°C), and POTP enters auto-restart mode.

# **Primary Over-Current Protection (POCP)**

For more information about primary over-current protection (POCP), refer to the Start-Up with Brown-In/-Out Detection section on page 18. If the primary side does not receive a start-up signal from the secondary side for tocp (typically 69ms), primary over-current protection is triggered. POCP is an auto-restart mode protection.

# Open/Short Protection on CS (CSP)

CS is pulled high internally by the line compensation current source. SCP is triggered if CS is open. Conversely, CSP can also be triggered if the duty-on time reaches ~10µs and the CS voltage is ~0V, or the IC indicates a short-circuit condition on the current-sensing resistor or an inappropriate transformer design. CSP is an auto-restart mode protection.

## **Primary External Protection (PEP)**

PEP is a general-purpose protection pin. There is an internal current soured out of PEP with a fixed value of  $I_{PEP}$  (typically 100µA) (see Figure 7). A resistor or a BJT can be connected to PEP to create the target voltage. When the PEP voltage is lower than the protection trigger threshold ( $V_{PEP-T}$ , typically 0.5V) and the condition lasts longer than the trigger delay time ( $I_{PEP_T}$ , typically 300µs), the sync signal is set to logic high by PEP. The PEP flag is not reset until VCC drops below  $V_{CC-AUT}$ .



Figure 7: Primary External Protection

PEP also has a saturation voltage ( $V_{\text{PEP-S}}$ , typically 1V). If the external resistor is high enough to make the PEP voltage reach the saturation value, the PEP current is no longer fixed, but determined by the external resistance. Due to this characteristic, the current consumption during normal operation can be limited at a very low level.

Typically, PEP can be used to implement an OTP function for external power devices (e.g.: primary MOSFET) by connecting to a negative temperature coefficient (NTC) resistor.

#### Response to the Secondary Protections

For more information about responses to secondary protections, refer to the Start-Up with Brown-In/-Out Detection section on page 18.



# SECONDARY IC FUNCTION SECTION Self-Configuration at Start-Up

As soon as the VDD voltage is higher than the minimum operating voltage ( $V_{\text{DD-ON}}$ , typically 4.3V), the secondary IC begins a self-configuration procedure before entering any other operation.

If there is a capacitance (typically  $\geq 1\mu F$ ) on CP, the CP (cable drop compensation) function is enabled. The minimal PFM frequency default is 20kHz. Short CP to SGND if cable drop compensation is not needed.

# **Synchronous Rectifier, Normal Operation**

After the primary-side MOSFET is turned off, the inductor current commutates from the primary side to the secondary side, which makes the drain voltage of the SR MOSFET drop. Once the voltage on SRD pin crosses zero, the secondary chip starts to set the SR driver, and the SR MOSFET is turned on after a turn-on delay (see Figure 8). During the minimum ON time, the turn-off action is not blanked completely, but only the turn-off threshold is increased to  $V_{\text{SR-OFF2}}$ . This ensures that the part can always be turned off, even during the turn-on blanking period.

During the SR conduction period, the gate voltage is regulated based on the forward-voltage drop across the MOSFET ( $V_{SRD}$ ). When  $V_{SRD}$  is lower than the internal reference voltage ( $V_{SR-F}$ , typically -24mV), the gate driver is turned on fully to obtain a minimal on state resistance. Voltage across the SR MOSFET  $V_{SRD}$  rises as the current decreases. When  $V_{SRD}$  is close to or less negative than  $V_{SR-F}$ , the gate voltage is linearly reduced to increase the on state resistance. In this way, the change in  $V_{SRD}$  is minimized and kept roughly flat. This feature prevents a premature turn-off and effectively maximizes the SR conduction period.

As  $V_{\text{SRD}}$  continues to rise until it crosses the voltage threshold, the gate is turned off after a very short turn-off delay. This regulating behavior during the SR conduction period also helps reduce the turn-off delay since the gate voltage was already low before turn off.

After the SR MOSFET is turned off, SR operation is disabled to prevent any unexpected turn-on for at least 300ns until the next sync signal pulse. This minimal off-logic is only valid for

discontinuous conduction mode (DCM) operation when the SR drive is turned off before the sync signal comes. The SR turn-on logic recovers after a delay time from the sync rising edge and waits for another zero crossing of  $V_{\text{SRD}}$ .



Figure 8: Synchronous Rectifying Operation

# Synchronous Rectifier, CCM Operation, Light-Load Operation

The SR gate driver is turned off at the rising edge of the internal sync signal. As a result, the chip is able to support reliable CCM operation. If the SR drive is turned off by the sync signal in CCM operation, the SR is turned off for at least 300ns. Then the turn-on logic does not recover until the drain voltage is higher than 1.6V. To improve light-load efficiency and reduce no-load power consumption, the SR driver is disabled when the IC enters burst mode. Although the SR driver is disabled, the control logic still works. Once the IC exits burst mode, the SR driver recovers.

## **Output Voltage Regulation**

The output voltage is sensed and fed back to FB using external resistor divider. The feedback voltage is compared with an internal precision voltage reference (V<sub>REF</sub>, typically 1V) by internal error amplifier. The voltage difference is amplified by the transconductance (GM) and appears as a current source at COMP. The external compensation network can be configured at COMP to adjust the regulation performance. Since FB is connected to the non-inverting pin of the error amplifier, the COMP voltage is in phase and proportional to the output voltage and inversely proportional to the load current (i.e.: the COMP voltage rises as



the load current decreases). The COMP voltage is sent to the pulse-frequency modulation (PFM) block to modulate the sync frequency. A higher COMP voltage results in a lower sync frequency (see Figure 9) and therefore lower switching frequency, fs. The sync signal that carries all load information is then transmitted to the primary-side IC through the isolator. In this way, closed-loop regulation is achieved.



Figure 9: PFM Operation

The PFM frequency has maximum and minimum limitations. Regardless of how low or high the COMP voltage is, the maximal PFM frequency is limited at  $f_{s_max}$  (typically 85kHz), so the switching behavior of the sync signal is always guaranteed, and any damage from unexpected high switching frequencies can be prevented as well. However, when the COMP voltage rises above  $V_{Burst}$ , the modulation enters burst operation mode, so the minimal PFM frequency is limited by  $V_{Burst}$ .

## **Cable Drop Compensation**

The compensation voltage is directly proportional to the voltage on IS. The external capacitor and resistor on CP are still used for filtering and voltage adjustment respectively.



Figure 10: Cable Drop Compensation

#### **PROTECTIONS**

## Secondary Under-Voltage Lockout (SUVLO)

The secondary IC does not begin operation until VDD rises above  $V_{\text{DD-ON}}$  (typically 4.3V). When VDD falls below  $V_{\text{DD-OFF}}$  (typically 3.8V), the secondary IC powers off, and all internal signals are reset. To avoid nuisance UVLO lock out during any transient, the UVLO circuit waits for 10usecs before generating a lock out command.

## Secondary Overload Protection (SOLP)

Secondary overload protection (SOLP) can be achieved by connecting a current-sense resistor to IS. When the IS voltage is higher than the overload protection threshold ( $V_{\text{OLP}}$ , typically 40mV) and lasts longer than the overload protection delay time ( $t_{\text{OLP}}$ , typically 68ms), the sync signal is set to a logic-low state by SOLP. The SOLP flag is reset when the VDD voltage drops under  $V_{\text{DD-OFF}}$  (typically 3.8V).

Even if IS is shorted to SGND, the SOLP function is still available, but is not as accurate. SOLP is implemented based on the COMP signal. If the COMP voltage remains at zero (smaller than the threshold where the sync frequency is set at the maximum limit), the OLP timer also starts running and triggers SOLP once it times out.

# Secondary Over-Temperature Protection (SOTP)

To prevent any thermal damage on the chip, SOTP shuts down switching when the junction temperature is over  $T_{OTP}$  (typically 150°C). The protection flag is latched until the junction temperature drops by  $T_{\Delta}$  (typically 40°C), and then SOTP enters auto-restart mode.



## **APPLICATION INFORMATION**

# Selecting the VCC Capacitor

Figure 11 shows the start-up circuit. VCC is charged by HV first. When VCC reaches  $V_{\text{CC\_IOFF}}$ , HV stops charging, and the IC starts operating. To guarantee a successful start-up, the output voltage should be set up before VCC drops to  $V_{\text{CC\_MIN}}$ .



Figure 11: Start-Up Circuit

As a tradeoff between safe operation and cost for most applications, choose a VCC capacitor value around 22µF with Equation (1):

$$C_{\text{VCC}} > \frac{I_{\text{OP}} \cdot T_{\text{Startup}}}{VCC_{\text{IOFF}} - VCC_{\text{MIN}}}$$
 (1)

### **Primary-Side Inductor Design (Lm)**

The MPX2001 maximum switching frequency is recommended to be no higher than 80kHz. With internal slope compensation, the MPX2001 supports CCM when the duty cycle exceeds 50%. Set a ratio ( $K_P$ ) of the primary inductor's ripple current amplitude vs. the peak current value to 0 <  $K_P \le 1$ , where  $K_P = 1$  for DCM (see Figure 12). A larger inductor leads to a smaller  $K_P$ , which can reduce RMS current, but increases transformer size. An optimal  $K_P$  value is between 0.6 and 0.8 for the universal input range and 0.8 to 1 for a 230 $V_{AC}$  input range.



Figure 12: Typical Primary-Current Waveform

The input power  $(P_{in})$  at the minimum input can be estimated with Equation (2):

$$P_{IN} = \frac{V_{o} \cdot I_{o}}{\eta}$$
 (2)

Where  $V_0$  is the output voltage,  $I_0$  is the rated output current, and  $\eta$  is the estimated efficiency, generally between 0.85 and 0.9 depending on the input range and output application.

For CCM at a minimum input, the converter maximum duty cycle can be calculated with Equation (3):

$$D_{MAX} = \frac{(V_O + V_F) \cdot N}{(V_O + V_F) \cdot N + V_{in(min)}}$$
(3)

Where  $V_F$  is the secondary diode's forward voltage, N is the transformer turn ratio, and  $V_{in(min)}$  is the minimum voltage on the bulk capacitor.

The MOSFET turn-on time can be calculated with Equation (4):

$$T_{on} = D \cdot T_{s} \tag{4}$$

Where  $T_s$  is the frequency jitter's dominant switching period,  $\frac{1}{T_{smin}} = f_{smax} = 80 kHz$  .

The average, peak, ripple, and valley values of the primary current are calculated with Equation (5), Equation (6), Equation (7), and Equation (8):

$$I_{av} = \frac{P_{in}}{V_{in(min)}}$$
 (5)

$$I_{\text{peak}} = \frac{I_{\text{av}}}{(1 - \frac{K_{\text{p}}}{2}) \cdot D}$$
 (6)

$$I_{\text{ripple}} = K_P \cdot I_{\text{peak}}$$
 (7)

$$I_{\text{valley}} = (1 - K_{\text{P}}) \cdot I_{\text{peak}}$$
 (8)

Estimate L<sub>m</sub> with Equation (9):

$$L_{m} = \frac{V_{\text{in(min)}} \cdot T_{\text{on}}}{I_{\text{ripples}}}$$
 (9)



#### **Current-Sense Resistor**

Figure 13 shows the peak-current comparator logic and the subsequent waveform. When the sum of the sensing resistor voltage and the slope compensator reaches  $V_{\text{peak}}$ , the comparator goes high to reset the RS flip-flop, and DRV is pulled low to turn off the MOSFET. The maximum current limit ( $V_{\text{limit}}$ , as measured by  $V_{\text{CS}}$ ) is 0.57V. The slope compensator ( $V_{\text{slope}}$ ) is ~20mV/µs. At a low line, the over-power compensation is zero. Given a certain margin, use 0.95 x  $V_{\text{limit}}$  as  $V_{\text{peak}}$  at full load.



**Peak-Current-Comparator Circuit** 



Typical Waveform Figure 13: Peak-Current Comparator

Then the voltage on the sensing resistor can be obtained with Equation (10):

$$V_{\text{sense}} = 95\% \cdot V_{\text{limit}} - V_{\text{slope}} \cdot T_{\text{on}} \qquad (10)$$

The value of the sense resistor can be calculated with Equation (11):

$$R_{\text{sense}} = \frac{V_{\text{sense}}}{I_{\text{neak}}}$$
 (11)

Select the current sense resistor with an appropriate power rating. Calculate the sense resistor power loss with Equation (12):

$$P_{\text{sense}} = \left[ \left( \frac{I_{\text{peak}} + I_{\text{valley}}}{2} \right)^2 + \frac{1}{12} \left( I_{\text{peak}} - I_{\text{valley}} \right)^2 \right] \cdot D \cdot R_{\text{sense}}$$
 (12)

# Over-Power Consumption and Low-Pass Filter on CS

The MPX2001 uses an over-power compensation function (OPC) by drawing current from CS. OPC minimizes the OLP difference caused by different input voltages. The offset current is proportional to the input peak voltage sensed by HV.

Supposing the resistor in the current sensing loop is  $R_{\text{opc}}$  and the bus voltage is  $V_{\text{HV}}$ , calculate the compensation voltage on CS with Equation (13):

$$V_{comp} = R_{opc} \cdot I_{HVCS}$$
 (13)

The compensation criterion is making the FB voltage in a full-load situation similar whether in high line or low line.

A small capacitor connected to CS with  $R_{\rm opc}$  forms a low-pass filter for noise filtering when the MOSFET turns on and off (see Figure 14). The low-pass filter's R-C constant should not exceed a third of the leading-edge blanking period for SCP ( $T_{\rm LEB-S}$ , typically 235ns). Otherwise, the filtered sensed voltage cannot reach the SCP point to trigger SCP if an output short circuit occurs.



Figure 14: Low-Pass Filter on CS

## Ramp Compensation

When adopting a peak-current control, subharmonic oscillations occur when D > 0.5 in CCM. The MPX2001 is equipped with internal ramp compensation to solve this problem.  $\alpha$  is calculated with Equation (14):

$$\alpha = \frac{\frac{D_{\text{max}} \cdot V_{\text{in(min)}}}{(1 - D_{\text{max}}) \cdot L_{\text{m}}} \cdot R_{\text{sense}} - m_{\text{a}}}{\frac{V_{\text{in(min)}}}{L_{\text{m}}} \cdot R_{\text{sense}} + m_{\text{a}}}$$
(14)



Where  $m_a$  is the minimum internal slope value of the compensation ramp (18mV/µs),  $\frac{V_{\text{in}(\text{min})}}{L_{\text{m}}} \cdot R_{\text{sense}} \text{ is the slew rate of the primary-side}$  voltage sensed by a CS resistor,  $\frac{D_{\text{max}} \cdot V_{\text{in}(\text{min})}}{(1-D_{\text{max}}) \cdot L_{\text{m}}} \cdot R_{\text{sense}} \text{ is the slew rate of the}$ 

equivalent secondary-side voltage sensed by CS resistor respectively. For stable operation,  $\alpha$  must be less than 1.

# **External Protection through PEP**

PEP can be used to implement an OTP function for external power devices (e.g.: primary MOSFET) by connecting an NTC resistor to PEP (see Figure 15). PEP can also be used to implement an OVP function by connecting several passive components to PEP (see Figure 17).



Figure 15: OTP through PEP

The sourcing current of PEP is  $I_{PEP}$  (typically 100µA). The resistance of the NTC resistor at a working temperature should satisfy Equation (15):

$$I_{PEP} * R_{PEP} > V_{PEP-T}$$
 (15)

When the temperature increases, the resistance of the NTC resistor decreases. Figure 16 shows the typical waveform of NTC resistance vs. temperature.

At a protected temperature, the resistance satisfies Equation (16):

$$I_{PEP} * R_{PEP} < V_{PEP-T}$$
 (16)



Figure 16: NTC Resistance vs. Temperature

The OVP can also be configured by PEP. The breakdown voltage (BV) of the Zener diode should be the VCC voltage when a secondary over-voltage condition occurs.



Figure 17: OVP through PEP

## **Cable-Drop Compensation**

As described in Figure 10, the CP voltage is proportional to the IS voltage. The IS voltage increases 15 times on CP. Then the voltage on CP is multiplied by 0.2 and is added to  $V_{REF}$  (typically 1V) to compare with  $V_{FB}$ . One 1 $\mu$ F ceramic capacitor is recommended on CP. The CP voltage can be adjusted by connecting a resistor to CP. Calculate the CP voltage with Equation (17):

$$V_{CP} = V_{IS} * 15 * \frac{R_{CP}}{(200k + R_{CP})}$$
 (17)

The offset voltage on the reference can be calculated with Equation (18):

$$V_{REF OFFSET} = 0.2 * V_{CP}$$
 (18)



#### **SR MOSFET Selection**

Power MOSFET selection is a trade-off between the R<sub>DS(ON)</sub> and Qg. To achieve higher efficiency. MOSFET with a smaller R<sub>DS(ON)</sub> is recommended. Typically, Qg is larger when the R<sub>DS(ON)</sub> is smaller, which makes the turn-on/off speed lower and leads to a larger power loss and driver loss. Additionally, the gate driving signal may turn off prematurely with an improper Qg SR MOSFET. Because V<sub>DS</sub> is adjusted at about -24mV during the driving period (when the switching current is fairly small), a MOSFET with too low an R<sub>DS(ON)</sub> value is not recommended because the gate driver is pulled low when V<sub>DS</sub> = -I<sub>SD</sub> x R<sub>DS(ON)</sub> is larger than -24mV. The R<sub>DS(ON)</sub> of the MOSFET does not contribute to conduction loss. The conduction loss is  $P_{CON}$  = - $V_{DS}$  x  $I_{SD}$   $\approx$ I<sub>SD</sub> x 24mV.

Figure 18 shows the typical waveform of a QR flyback. Assuming a 50% duty cycle, the output current is lour.

To achieve a fairly high use of the MOSFET's  $R_{DS(ON)}$ , the MOSFET should be turned on completely for at least 50% of the SR conduction period. Calculate  $V_{DS}$  with Equation (19):

$$V_{DS} = -I_C \times R_{ON} = -2 \times I_{OUT} \times R_{ON} \le -V_{FWD}$$
 (19)

Where  $V_{DS}$  is the drain source voltage of the MOSFET, and  $V_{FWD}$  is the forward voltage threshold (~24mV).

The MOSFET's  $R_{DS(ON)}$  is recommended to be no lower than ~12/ $I_{OUT}$  (m $\Omega$ ). For example, for a 5A application, the  $R_{DS(ON)}$  of the MOSFET should be no lower than 2.4m $\Omega$ .



Figure 18: Synchronous Rectification Typical Waveforms in QR Flyback

### **PCB Layout Guidelines**

Efficient PCB layout is critical for reliable operation, good EMI performance, and good thermal performance. For best results, refer to Figure 19 and follow the guidelines below.

- 1) Minimize the power stage loop area. This includes the input loop (C1 T1 Q1 R4/R7/R9 C1), the auxiliary winding loop (T1 D3 R12 C5 T1), and the output loop (T1 C10/C12 Q2 T1).
- Separate the input loop GND and control circuit. They should only be connected at C1.
- 3) Connect the Q1 heat-sink to the primary GND plane to improve EMI.
- 4) Place the control circuit capacitors (such as those for FB, CS, COMP, and VCC) close to the IC to decouple noise.
- Keep FB and COMP far from the noisy point. The coupled noise on FB or COMP can make the system unstable.
- 6) Place the sensing connection as close to the SR MOSFET as possible.
- 7) Make the sensing loop as small as possible and separate from the power loop.
- 8) Keep the IC output of the power loop to avoid the noise coupled on the IC.
- Place the IC can underneath the transformer for tight design.
  - If doing this, be sure to design the circuit carefully. Otherwise, COMP and FB can couple switching noise from the transformer.





Top



Figure 19: 12V/5A Demo PCB Layout

# **Design Example**

Table 1 is a design example of the MPX2001 for power adapter applications. The evaluation board name is EVX2001-Y-00C, which can be sampled. The related datasheet is available on the MPS website.

**Table 1: 60W Design Example** 

| V <sub>IN</sub> | 90 to 265V <sub>AC</sub> |
|-----------------|--------------------------|
| <b>V</b> out    | 12V                      |
| louт            | 5A                       |

An evaluation kit is available for 45W USB PD design references.

© 2018 MPS. All Rights Reserved.



# TYPICAL APPLICATION CIRCUIT

Figure 20 shows a MPX2001 typical application circuit with universal input and 12V/5A output specification.



Figure 20: Example of a Typical Application



## **PACKAGE INFORMATION**

## SOICW-20





**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 





**FRONT VIEW** 

**SIDE VIEW** 



**DETAIL "A"** 

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-013, VARIATION AC.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.