### MOSFET Driver, VR12 Compatible, Synchronous Buck

The NCP5901B is a high performance dual MOSFET gate driver optimized to drive the gates of both high-side and low-side power MOSFETs in a synchronous buck converter. It can drive up to 3 nF load with a 25 ns propagation delay and 20 ns transition time.

Adaptive anti-cross-conduction and power saving operation circuit can provide a low switching loss and high efficiency solution for notebook and desktop systems. Bidirectional EN pin can provide a fault signal to controller when the gate driver fault detect under OVP, UVLO occur. Also, an under-voltage lockout function guarantees the outputs are low when supply voltage is low

#### Features

- Faster Rise and Fall Times
- Adaptive Anti-Cross-Conduction Circuit
- Integrated Bootstrap Diode
- Pre OV function
- ZCD Detect
- Floating Top Driver Accommodates Boost Voltages of up to 35 V
- Output Disable Control Turns Off Both MOSFETs
- Under-voltage Lockout
- Power Saving Operation Under Light Load Conditions
- Direct Interface to NCP6151 and Other Compatible PWM Controllers
- Thermally Enhanced Package
- These are Pb–Free Devices

#### **Typical Applications**

• Power Solutions for Desktop Systems



#### **ON Semiconductor®**

http://onsemi.com





DFN8 MN SUFFIX CASE 506AA

#### MARKING DIAGRAMS



5901B = Specific Device Code

- = Assembly Location
- = Wafer Lot
- = Year

А

L

Y

W

- = Work Week
- = Pb-Free Package



AZ = Specific Device Code

M = Date Code

#### = Pb-Free Device

#### **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| NCP5901BMNTBG | DFN8<br>(Pb-Free)   | 3000 / Tape & Reel    |
| NCP5901BDR2G  | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |

† For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.









#### Table 1. Pin Descriptions

| Pin No.                                                                                                                                               | Symbol | Description                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                                                                                                     | BST    | Floating bootstrap supply pin for high side gate driver. Connect the bootstrap capacitor between this pin and the SW pin.                            |
| 2 PWM Control input. The PWM signal has three distinctive states: Low = Low Side FET Enabled, Mid<br>Emulation Enabled, High = High Side FET Enabled. |        | Control input. The PWM signal has three distinctive states: Low = Low Side FET Enabled, Mid = Diode Emulation Enabled, High = High Side FET Enabled. |
| 3                                                                                                                                                     | EN     | Logic input. A logic high to enable the part and a logic low to disable the part.                                                                    |
| 4                                                                                                                                                     | VCC    | Power supply input. Connect a bypass capacitor (0.1 $\mu$ F) from this pin to ground.                                                                |
| 5                                                                                                                                                     | DRVL   | Low side gate drive output. Connect to the gate of low side MOSFET.                                                                                  |
| 6                                                                                                                                                     | GND    | Bias and reference ground. All signals are referenced to this node (QFN Flag).                                                                       |
| 7                                                                                                                                                     | SW     | Switch node. Connect this pin to the source of the high side MOSFET and drain of the low side MOSFET.                                                |
| 8                                                                                                                                                     | DRVH   | High side gate drive output. Connect to the gate of high side MOSFET.                                                                                |
| 9                                                                                                                                                     | FLAG   | Thermal flag. There is no electrical connection to the IC. Connect to ground plane.                                                                  |



Figure 3. Application Circuit

| Table 2. | ABSOLUTE | MAXIMUM | RATINGS    |
|----------|----------|---------|------------|
|          |          |         | TIAT IN GO |

| Pin Symbol | Pin Name                                    | V <sub>MAX</sub>                                       | V <sub>MIN</sub>                       |
|------------|---------------------------------------------|--------------------------------------------------------|----------------------------------------|
| VCC        | Main Supply Voltage Input                   | 15 V                                                   | –0.3 V                                 |
| BST        | Bootstrap Supply Voltage                    | 35 V wrt/ GND<br>40 V ≤ 50 ns wrt/ GND<br>15 V wrt/ SW | –0.3 V wrt/SW                          |
| SW         | Switching Node<br>(Bootstrap Supply Return) | 35 V<br>40 V ≤ 50 ns                                   | _5 V<br>_10 V (200 ns)                 |
| DRVH       | High Side Driver Output                     | BST+0.3 V                                              | _0.3 V wrt/SW<br>_2 V (<200 ns) wrt/SW |
| DRVL       | Low Side Driver Output                      | VCC+0.3 V                                              | -0.3 V DC<br>-5 V (<200 ns)            |
| PWM        | DRVH and DRVL Control Input                 | 6.5 V                                                  | –0.3 V                                 |
| EN         | Enable Pin                                  | 6.5 V                                                  | –0.3 V                                 |
| GND        | Ground                                      | 0 V                                                    | 0 V                                    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

| Table 3. THERMAL INFORMATION (A | All signals referenced to AGND unless noted otherwise) |
|---------------------------------|--------------------------------------------------------|
|---------------------------------|--------------------------------------------------------|

| Symbol           | Parameter                                                           |                             | Value       | Unit |
|------------------|---------------------------------------------------------------------|-----------------------------|-------------|------|
| $R_{	hetaJA}$    | Thermal Characteristic SOIC Package (Note 1)   DFN Package (Note 1) |                             | 123<br>74   | °C/W |
| TJ               | Operating Junction Temperature                                      | Range (Note 2)              | 0 to 150    | °C   |
| T <sub>A</sub>   | Operating Ambient Temperature I                                     | Range                       | -10 to +125 | °C   |
| T <sub>STG</sub> | Maximum Storage Temperature Range                                   |                             | –55 to +150 | °C   |
| MSL              | Moisture Sensitivity Level                                          | SOIC Package<br>DFN Package | 1<br>1      |      |

\* The maximum package power dissipation must be observed.

1. I in<sup>2</sup> Cu, 1 oz thickness.

2. Operation at  $-40^{\circ}$ C to  $-10^{\circ}$ C guaranteed by design, not production tested.

## **Table 4. ELECTRICAL CHARACTERISTICS** (Unless otherwise stated: $-10^{\circ}C < T_A < +125^{\circ}C$ ; $4.5 V < V_{CC} < 13.2 V$ ,4.5 V < BST - SWN < 13.2 V, 4.5 V < BST < 30 V, 0 V < SWN < 21 V)

| Parameter                                               | Test Conditions                                                                          | Min. | Тур. | Max. | Units |
|---------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|-------|
| SUPPLY VOLTAGE                                          |                                                                                          |      |      |      |       |
| VCC Operation Voltage                                   |                                                                                          | 4.5  |      | 13.2 | V     |
| Power ON Reset Threshold                                |                                                                                          |      | 2.75 | 3.2  | V     |
| UNDERVOLTAGE LOCKOUT                                    |                                                                                          |      |      |      |       |
| VCC Start Threshold                                     |                                                                                          | 3.8  | 4.35 | 4.5  | V     |
| VCC UVLO Hysteresis                                     |                                                                                          | 150  | 200  | 250  | mV    |
| Output Overvoltage Trip Threshold at Startup            | Power Startup time, VCC > POR                                                            | 2.1  | 2.25 | 2.4  | V     |
| SUPPLY CURRENT                                          |                                                                                          |      |      |      |       |
| Normal Mode                                             | Icc + Ibst, EN = 5 V, PWM = OSC, Fsw = 100 KHz,<br>Cload = 3 nF for DRVH, 3 nF for DRVL  |      | 12.2 |      | mA    |
| Standby Current                                         | Icc + Ibst, EN = GND                                                                     |      | 0.5  | 1.9  | mA    |
| Standby Current                                         | I <sub>CC</sub> + I <sub>BST</sub> , EN = HIGH, PWM = LOW,<br>No loading on DRVH & DRVL  |      | 2.1  |      | mA    |
| Standby Current                                         | I <sub>CC</sub> + I <sub>BST</sub> , EN = HIGH, PWM = HIGH,<br>No loading on DRVH & DRVL |      | 2.2  |      | mA    |
| BOOTSTRAP DIODE                                         |                                                                                          |      |      |      | •     |
| Forward Voltage                                         | V <sub>CC</sub> = 12 V, forward bias current = 2 mA                                      | 0.1  | 0.4  | 0.6  | V     |
| PWM INPUT                                               |                                                                                          |      |      |      |       |
| PWM Input High                                          |                                                                                          | 3.4  |      |      | V     |
| PWM Mid-State                                           |                                                                                          | 1.3  |      | 2.7  | V     |
| PWM Input Low                                           |                                                                                          |      |      | 0.7  | V     |
| ZCD Blanking Timer                                      |                                                                                          |      | 250  |      | ns    |
| HIGH SIDE DRIVER (VCC = 12 V)                           |                                                                                          |      |      |      |       |
| Output Impedance, Sourcing Current                      | VBST – VSW = 12 V                                                                        |      | 2.0  | 3.5  | Ω     |
| Output Impedance, Sinking Current                       | VBST – VSW = 12 V                                                                        |      | 1.0  | 2.0  | Ω     |
| DRVH Rise Time trdrvh                                   | $V_{VCC}$ = 12 V, 3 nF load, VBST–VSW = 12 V                                             |      | 16   | 30   | ns    |
| DRVH Fall Time tfDRVH                                   | $V_{VCC}$ = 12 V, 3 nF load, VBST–VSW = 12 V                                             |      | 11   | 25   | ns    |
| DRVH Turn-Off Propagation Delay<br>tpdh <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF                                                                 | 8.0  |      | 30   | ns    |
| DRVH Turn–On Propagation Delay<br>tpdl <sub>DRVH</sub>  | C <sub>LOAD</sub> = 3 nF                                                                 |      |      | 30   | ns    |
| SW Pull Down Resistance                                 | SW to PGND                                                                               |      | 45   |      | kΩ    |
| DRVH Pull Down Resistance                               | DRVH to SW, BST–SW = 0 V                                                                 |      | 45   |      | kΩ    |
| HIGH SIDE DRIVER (VCC = 5 V)                            |                                                                                          |      |      |      |       |
| Output Impedance, Sourcing Current                      | VBST – VSW = 5 V                                                                         |      | 4.5  |      | Ω     |
| Output Impedance, Sinking Current                       | VBST – VSW = 5 V                                                                         |      | 2.9  |      | Ω     |
| DRVH Rise Time tr <sub>DRVH</sub>                       | V <sub>VCC</sub> = 5 V, 3 nF load, VBST – VSW = 5 V                                      |      | 30   |      | ns    |
| DRVH Fall Time tf <sub>DRVH</sub>                       | V <sub>VCC</sub> = 5 V, 3 nF load, VBST – VSW = 5 V                                      |      | 27   |      | ns    |
| DRVH Turn-Off Propagation Delay<br>tpdh <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF                                                                 |      | 20   |      | ns    |
| DRVH Turn–On Propagation Delay<br>tpdl <sub>DRVH</sub>  | C <sub>LOAD</sub> = 3 nF                                                                 |      | 27   |      | ns    |
| SW Pull Down Resistance                                 | SW to PGND                                                                               |      | 45   | 1    | kΩ    |

## **Table 4. ELECTRICAL CHARACTERISTICS** (Unless otherwise stated: $-10^{\circ}C < T_A < +125^{\circ}C$ ; $4.5 V < V_{CC} < 13.2 V$ ,4.5 V < BST - SWN < 13.2 V, 4.5 V < BST < 30 V, 0 V < SWN < 21 V)

| Parameter                                               | Test Conditions                                                             | Min. | Тур. | Max. | Units |  |
|---------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|-------|--|
| HIGH SIDE DRIVER (VCC = 5 V)                            | •                                                                           |      | 1    | 1    | 1     |  |
| DRVH Pull Down Resistance                               | DRVH to SW, BST-SW = 0 V                                                    |      | 45   |      | kΩ    |  |
| LOW SIDE DRIVER (VCC = 12 V)                            |                                                                             |      |      | 1    |       |  |
| Output Impedance, Sourcing Current                      |                                                                             |      | 2.0  | 3.5  | Ω     |  |
| Output Impedance, Sinking Current                       |                                                                             |      | 0.8  | 1.8  | Ω     |  |
| DRVL Rise Time tr <sub>DRVL</sub>                       | C <sub>LOAD</sub> = 3 nF                                                    |      | 16   | 35   | ns    |  |
| DRVL Fall Time tf <sub>DRVL</sub>                       | C <sub>LOAD</sub> = 3 nF                                                    |      | 11   | 20   | ns    |  |
| DRVL Turn-Off Propagation Delay<br>tpdl <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF                                                    |      |      | 35   | ns    |  |
| DRVL Turn-On Propagation Delay<br>tpdh <sub>DRVL</sub>  | C <sub>LOAD</sub> = 3 nF                                                    | 8.0  |      | 30   | ns    |  |
| DRVL Pull Down Resistance                               | DRVL to PGND, VCC = PGND                                                    |      | 45   |      | kΩ    |  |
| LOW SIDE DRIVER (VCC = 5 V)                             |                                                                             | ·    |      |      |       |  |
| Output Impedance, Sourcing Current                      |                                                                             |      | 4.5  |      | Ω     |  |
| Output Impedance, Sinking Current                       |                                                                             |      | 2.4  |      | Ω     |  |
| DRVL Rise Time tr <sub>DRVL</sub>                       | C <sub>LOAD</sub> = 3 nF                                                    |      | 30   |      | ns    |  |
| DRVL Fall Time tf <sub>DRVL</sub>                       | C <sub>LOAD</sub> = 3 nF                                                    |      | 22   |      | ns    |  |
| DRVL Turn-Off Propagation Delay<br>tpdl <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF                                                    |      | 27   |      | ns    |  |
| DRVL Turn-On Propagation Delay<br>tpdh <sub>DRVL</sub>  | C <sub>LOAD</sub> = 3 nF                                                    |      | 12   |      | ns    |  |
| DRVL Pull Down Resistance                               | DRVL to PGND, VCC = PGND                                                    |      | 45   |      | kΩ    |  |
| EN INPUT                                                |                                                                             | •    |      | •    |       |  |
| Input Voltage High                                      |                                                                             | 2.0  |      |      | V     |  |
| Input Voltage Low                                       |                                                                             |      |      | 1.0  | V     |  |
| Hysteresis                                              |                                                                             |      | 500  |      | mV    |  |
| Normal Mode Bias Current                                |                                                                             | -1   |      | 1    | μA    |  |
| Enable Pin Sink Current                                 |                                                                             | 4    |      | 30   | mA    |  |
| Propagation Delay Time                                  |                                                                             |      | 20   | 40   | ns    |  |
| SW Node                                                 | •                                                                           | •    |      | •    | •     |  |
| SW Node Leakage Current                                 |                                                                             |      |      | 20   | μΑ    |  |
| Zero Cross Detection Threshold Voltage                  | SW to –20 mV, ramp slowly until BG goes off<br>(Start in DCM mode) (Note 3) |      | -6   |      | mV    |  |
| Table 5. DECODER TRUTH TABLE                            |                                                                             |      |      |      |       |  |
| PWM INPUT                                               | ZCD                                                                         | DF   | RVL  | DR   | VH    |  |
| PWM High                                                | ZCD Reset                                                                   | L    | Low  |      | High  |  |

| PWMINPUT | 200                                   | DRVL | DRVH |
|----------|---------------------------------------|------|------|
| PWM High | ZCD Reset Low                         |      | High |
| PWM Mid  | Positive current through the inductor | High | Low  |
| PWM Mid  | Zero current through the inductor     | Low  | Low  |
| PWM Low  | ZCD Reset                             | High | Low  |

3. Guaranteed by design; not production tested.



Figure 5. Timing Diagram

#### **APPLICATIONS INFORMATION**

The NCP5901B gate driver is a single phase MOSFET driver designed for driving N-channel MOSFETs in a synchronous buck converter topology. The NCP5901B is designed to work with ON Semiconductor's NCP6131 multi-phase controller. This gate driver is optimized for desktop applications.

#### Undervoltage Lockout

The DRVH and DRVL are held low until VCC reaches 4.5 V during startup. The PWM signals will control the gate status when VCC threshold is exceeded. If VCC decreases to 250 mV below the threshold, the output gate will be forced low until input voltage VCC rises above the startup threshold.

#### Power-On Reset

Power–On Reset feature is used to protect a gate driver avoid abnormal status driving the startup condition. When the initial soft–start voltage is higher than 2.75 V, the gate driver will monitor the switching node SW pin. If SW pin high than 2.25 V, bottom gate will be force to high for discharge the output capacitor. The fault mode will be latch and EN pin will force to be low, unless the driver is recycle. When input voltage is higher than 4.5 V, and EN goes high, the gate driver will normal operation, top gate driver DRVH and bottom gate driver will follow the PWM signal decode to a status.

#### **Bi-directional EN Signal**

Fault modes such as Power–On Reset and Undervoltage Lockout will de–assert the EN pin, which will pull down the DRON pin of controller as well. Thus the controller will be shut down consequently.

#### PWM Input and Zero Cross Detect (ZCD)

The PWM input, along with EN and ZCD, control the state of DRVH and DRVL.

When PWM is set high, DRVH will be set high after the adaptive non-overlap delay. When PWM is set low, DRVL will be set high after the adaptive non-overlap delay.

When the PWM is set to the mid state, DRVH will be set low, and after the adaptive non-overlap delay, DRVL will be set high. DRVL remains high during the ZCD blanking time. When the timer is expired, the SW pin will be monitored for zero cross detection. After the detection, the DRVL will be set low.

#### Adaptive Nonoverlap

The nonoverlap dead time control is used to avoid the shoot through damage the power MOSFETs. When the PWM signal pull high, DRVL will go low after a propagation delay, the controller will monitors the switching node (SWN) pin voltage and the gate voltage of the MOSFET to know the status of the MOSFET. When the low side MOSFET status is off an internal timer will delay turn on of the high-side MOSFET. When the PWM pull low, gate DRVH will go low after the propagation delay (tpd DRVH).

The time to turn off the high side MOSFET is depending on the total gate charge of the high-side MOSFET. A timer will be triggered once the high side MOSFET is turn off to delay the turn on the low-side MOSFET.

#### Low-Side Driver Timeout

In normal operation, the DRVH signal tracks the PWM signal and turns off the Q1 high–side switch with a few 10 ns delay ( $t_{pdIDRVH}$ ) following the falling edge of the input signal. When Q1 is turned off, DRVL is allowed to go high, Q2 turns on, and the SW node voltage collapses to zero. But in a fault condition such as a high–side Q1 switch drain–source short circuit, the SW node cannot fall to zero, even when DRVH goes low. This driver has a timer circuit to address this scenario. Every time the PWM goes low, a DRVL on–time delay timer is triggered.

If the SW node voltage does not trigger a low-side turn-on, the DRVL on-time delay circuit does it instead, when it times out with  $t_{SW(TO)}$  delay. If Q1 is still turned on, that is, its drain is shorted to the source, Q2 turns on and creates a direct short circuit across the VDCIN voltage rail. The crowbar action causes the fuse in the VDCIN current path to open. The opening of the fuse saves the load (CPU) from potential damage that the high-side switch short circuit could have caused.

#### Layout Guidelines

Layout for DC–DC converter is very important. The bootstrap and VCC bypass capacitors should be placed as close as to the driver IC.

Connect GND pin to local ground plane. The ground plane can provide a good return path for gate drives and reduce the ground noise. The thermal slug should be tied to the ground plane for good heat dissipation. To minimize the ground loop for low side MOSFET, the driver GND pin should be close to the low-side MOSFET source pin. The gate drive trace should be routed to minimize the length, the minimum width is 20 mils.

#### Gate Driver Power Loss Calculation

The gate driver power loss consists of the gate drive loss and quiescent power loss.

The equation below can be used to calculate the power dissipation of the gate driver. Where QGMF is the total gate charge for each main MOSFET and QGSF is the total gate charge for each synchronous MOSFET.

$$P_{DRV} = [\frac{f_{SW}}{2 \times n} \times (n_{MF} \times Q_{GMF} + n_{SF} \times Q_{GSF}) + I_{CC}] \times V_{CC}$$

Also shown is the standby dissipation factor (ICC  $\cdot$  VCC) of the driver.

## onsemi



| DOCUMENT NUMBER:                                                                                                                                                          | 98AON18658D Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                              | DFN8, 2.0X2.0, 0.5MM PITCH                                                                                                                                                                     |  | PAGE 1 OF 1 |  |  |  |
| onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                                |  |             |  |  |  |

are not designed in a second s

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2016

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                    |                           |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION:                                                                         | SOIC-8 NB                                                                                                  |                                                                                                                                                                                                                                                                                                       | PAGE 1 OF 2               |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other courses no warranty, representation or guarantee regarding the suitability of its proof any product or circuit, and specifically disclaims any and all liability, incle under its patent rights nor the rights of others. | oducts for any particular |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-8 NB PAGE 2 |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |
|                  |                  |                                                                                                                                                                                     |             |  |  |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>