# onsemi

# Field Effect Transistor -Dual, N-Channel, Enhancement Mode

# NDC7002N

#### **General Description**

These dual N-Channel enhancement mode power field effect transistors are produced using **onsemi**'s proprietary, high cell density, DMOS technology. This very high density process has been designed to minimize on-state resistance, provide rugged and reliable performance and fast switching. These devices is particularly suited for low voltage applications requiring a low current high side switch.

### Features

- 0.51 A, 50 V,  $R_{DS(ON)} = 2 \Omega @ V_{GS} = 10 V$
- High Density Cell Design for Low RDS(ON)
- Proprietary SUPERSOT <sup>™</sup> –6 Package Design Using Copper Lead Frame for Superior Thermal and Electrical Capabilities
- High Saturation Current
- This is a Pb–Free Device

| Symbol                            | Parameter                                                | Ratings            | Unit |
|-----------------------------------|----------------------------------------------------------|--------------------|------|
| V <sub>DS</sub>                   | Drain-Source Voltage                                     | 50                 | V    |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                      | 20                 | V    |
| ID                                | Drain Current<br>– Continuous (Note 1a)<br>– Pulsed      | 0.51<br>1.5        | A    |
| PD                                | Power Dissipation<br>(Note 1a)<br>(Note 1b)<br>(Note 1c) | 0.96<br>0.9<br>0.7 | W    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Tempera-<br>ture Range             | –55 to +150        | °C   |

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# THERMAL CHARACTERISTICS

| Symbol | Parameter                                            | Ratings | Unit |
|--------|------------------------------------------------------|---------|------|
| Rejc   | Thermal Resistance,<br>Junction to Case (Note 1)     | 60      | °C/W |
| Reja   | Thermal Resistance,<br>Junction to Ambient (Note 1a) | 130     |      |



TSOT23 6-Lead CASE 419BL

# MARKING DIAGRAM



XXX = Specific Device Code

- M = Date Code
- = Pb-Free Package

(Note: Microdot may be in either location)





# **ORDERING INFORMATION**

| Device   | Package                | Shipping <sup>†</sup> |
|----------|------------------------|-----------------------|
| NDC7002N | TSOT-23-6<br>(Pb-free) | 3000 /<br>Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Symbol              | Parameter                         | Test Conditions                                         | Min      | Тур        | Max        | Unit |
|---------------------|-----------------------------------|---------------------------------------------------------|----------|------------|------------|------|
| OFF CHAR            | ACTERISTICS                       | •                                                       | -        |            |            | •    |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$                   | 50       |            |            | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current   | $V_{DS}$ = 40 V, $V_{GS}$ = 0 V $T_{J}$ = 125°C         |          |            | 1<br>500   | μA   |
| I <sub>GSSF</sub>   | Gate-Body Leakage, Forward        | $V_{GS} = 20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$   |          |            | 100        | nA   |
| I <sub>GSSR</sub>   | Gate-Body Leakage, Reverse        | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$          |          |            | -100       | nA   |
| ON CHARA            | ACTERISTICS (Note 2)              |                                                         |          |            |            |      |
| V <sub>GS(th)</sub> | Gate Threshold Voltage            | $V_{GS}$ = $V_{DS}$ , $I_D$ = 250 $\mu$ A $T_J$ = 125°C | 1<br>0.8 | 1.9<br>1.5 | 2.5<br>2.2 | V    |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | $V_{GS}$ = 10 V, $I_D$ = 0.51 A $T_J$ = 125°C           |          | 1<br>1.7   | 2<br>3.5   | Ω    |
|                     |                                   | $V_{GS}$ = 4.5 V, $I_{D}$ = 0.35 A                      |          | 1.6        | 4          |      |
| I <sub>D(on)</sub>  | On-State Drain Current            | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 10 V          | 1.5      |            |            | Α    |
| 9FS                 | Forward Transconductance          | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 0.51 A         |          | 400        |            | mS   |
| DYNAMIC             | CHARACTERISTICS                   |                                                         |          |            |            |      |
| C <sub>iss</sub>    | Input Capacitance                 | $V_{DS}$ = 25 V, $V_{GS}$ = 0 V, f = 1.0 MHz            |          | 20         |            | pF   |
| Coss                | Output Capacitance                |                                                         |          | 13         |            | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                         |          | 5          |            | pF   |
| SWITCHIN            | G CHARACTERISTICS (Note 2)        |                                                         |          |            |            |      |
| t <sub>d(on)</sub>  | Turn-On Delay Time                | $V_{DD}$ = 25 V, $I_D$ = 0.25 A, $V_{GS}$ = 10 V,       |          | 6          | 20         | ns   |
| t <sub>r</sub>      | Turn-On Time                      | $R_{GEN} = 25 \Omega$                                   |          | 6          | 20         |      |
| t <sub>d(off)</sub> | Turn-Off Delay Time               |                                                         |          | 11         | 20         |      |
| t <sub>f</sub>      | Turn-Off Fall Time                | <u> </u>                                                |          | 5          | 20         |      |
| Qg                  | Total Gate Charge                 | $V_{DS}$ = 25 V, $I_{D}$ = 0.51 A, $V_{GS}$ = 10 V      |          | 1          |            | nC   |
| $Q_gs$              | Gate-Source Charge                |                                                         |          | 0.19       |            | nC   |
| Q <sub>gd</sub>     | Gate to Drain Charge              | 7                                                       |          | 0.33       |            | nC   |

|   | Is              | Maximum Continuous Source Current     |                                                         |     | 0.51 | А |
|---|-----------------|---------------------------------------|---------------------------------------------------------|-----|------|---|
|   | I <sub>SM</sub> | Maximum Pulse Source Current (Note 2) |                                                         |     | 1.5  | А |
| Γ | $V_{SD}$        | Drain-Source Diode Forward Voltage    | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.51 A (Note 2) | 0.8 | 1.2  | V |

 R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJC</sub> is guaranteed by design while R<sub>θCA</sub> is determined by the user's board design.

$$\mathsf{P}_{\mathsf{D}}(\mathsf{t}) = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}(\mathsf{t})} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{C}} + \mathsf{R}_{\mathsf{\theta}\mathsf{C}\mathsf{A}}(\mathsf{t})} = \mathsf{I}_{\mathsf{D}}^{2}(\mathsf{t}) \times \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} @\mathsf{T}_{\mathsf{J}}$$

Typical R<sub>0JA</sub> for single device operation using the board layouts shown below on 4.5" x 5" FR-4 PCB in a still air environment:

- $a.~130^{\circ}\mbox{C/W}$  when mounted on a 0.125  $\mbox{in}^2$  pad of 2oz copper.
- $b.~140^{\circ}\mbox{C/W}$  when mounted on a 0.005  $\mbox{in}^2$  pad of 2oz copper.
- c. 180°C/W when mounted on a 0.0015 in<sup>2</sup> pad of 2oz copper.







Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300  $\mu s,$  Duty cycle  $\leq$  2.0 %.

# **TYPICAL ELECTRICAL CHARACTERISTICS**

2.5

2

1.5

1

0.5

0

 $V_{GS} = 1^{0} V$ 

0.3

R<sub>DS(on)</sub>, Normalized Drain-Source On-Resistance



Figure 1. On–Region Characteristics



Figure 2. On–Resistance Variation with Gate Voltage and Current

T<sub>J</sub> = 125°C

25°C

-55°C

1.5

1.2



Figure 3. On–Resistance Variation with Temperature



Figure 5. Transfer Characteristics

Figure 4. On–Resistance vs Variation with Drain Current and Temperature

I<sub>D</sub>, Drain Current (A)

0.9

0.6



Figure 6. Gate Threshold Variation with Temperature

# TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 7. Breakdown Voltage Variation with Temperature



Figure 8. Body Diode Forward Voltage Variation with Current and Temperature



Figure 9. Capacitance Characteristics



Figure 11. Transconductance Variation with Drain Current and Temperature



Figure 10. Gate Charge Characteristics

#### **TYPICAL THERMAL CHARACTERISTICS**



Figure 12. SOT-6 Dual Package Maximum Steady-State Power Dissipation versus Copper Mounting Pad Area



Figure 13. Maximum Steady–State Drain Current versus Copper Mounting Pad Area



Figure 14. Maximum Safe Operating Area





SUPERSOT is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

# onsemi



onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>