

# MOSFET – Power, Single, P-Channel

-60 V, -61 A, 16 m $\Omega$ 

## NVD5117PL

#### **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- High Current Capability
- Avalanche Energy Specified
- AEC-Q101 Qualified
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                            | Param                                                                                                                                                           | Value                  | Unit                          |               |    |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------|---------------|----|
| $V_{DSS}$                         | Drain-to-Source Voltage                                                                                                                                         |                        |                               | -60           | V  |
| $V_{GS}$                          | Gate-to-Source Voltage                                                                                                                                          |                        |                               | ±20           | V  |
| I <sub>D</sub>                    | Continuous Drain                                                                                                                                                |                        | T <sub>C</sub> = 25°C         | -61           | Α  |
|                                   | Current R <sub>θJC</sub> (Note 1)                                                                                                                               | Steady                 | Steady T <sub>C</sub> = 100°C |               |    |
| $P_{D}$                           | Power Dissipation R <sub>θJC</sub> Sta                                                                                                                          |                        | T <sub>C</sub> = 25°C         | 118           | W  |
|                                   | (Note 1)                                                                                                                                                        | T <sub>C</sub> = 100°C |                               | 59            |    |
| I <sub>D</sub>                    | Continuous Drain<br>Current R <sub>0.IA</sub> (Notes 1                                                                                                          |                        | T <sub>A</sub> = 25°C         | -11           | Α  |
|                                   | & 2)                                                                                                                                                            | Steady                 | T <sub>A</sub> = 100°C        | -8            |    |
| $P_{D}$                           | Power Dissipation $R_{\theta JA}$                                                                                                                               | State                  | T <sub>A</sub> = 25°C         | 4.1           | W  |
|                                   | (Notes 1 & 2)                                                                                                                                                   |                        | T <sub>A</sub> = 100°C        | 2.1           |    |
| I <sub>DM</sub>                   | Pulsed Drain Current                                                                                                                                            | T <sub>A</sub> = 25°   | °C, t <sub>p</sub> = 10 μs    | -419          | Α  |
| I <sub>Dmaxpkg</sub>              | Current Limited by Package (Note 3)                                                                                                                             | T <sub>A</sub>         | = 25°C                        | 60            | Α  |
| T <sub>J</sub> , T <sub>stg</sub> | Operating Junction and Storage Temperature                                                                                                                      |                        |                               | -55 to<br>175 | °C |
| IS                                | Source Current (Body Diode)                                                                                                                                     |                        |                               | -118          | Α  |
| E <sub>AS</sub>                   | Single Pulse Drain–to–Source Avalanche Energy ( $T_J = 25^{\circ}C$ , $V_{DD} = 50$ V, $V_{GS} = 10$ V, $I_{L(pk)} = 40$ A, $L = 0.3$ mH, $R_G = 25$ $\Omega$ ) |                        |                               | 240           | mJ |
| TL                                | Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                                                                               |                        |                               | 260           | °C |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Symbol          | Parameter                                   | Value | Unit |
|-----------------|---------------------------------------------|-------|------|
| $R_{\theta JC}$ | Junction-to-Case - Steady State (Drain)     | 1.3   | °C/W |
| $R_{\theta JA}$ | Junction-to-Ambient - Steady State (Note 2) | 37    | ,    |

- The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted
- 2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.
- Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |  |
|----------------------|---------------------|----------------|--|
| -60 V                | 16 mΩ @ –10 V       | -61 A          |  |
| -00 V                | 22 mΩ @ –4.5 V      | -017           |  |





# MARKING DIAGRAMS & PIN ASSIGNMENT



A = Assembly Location\*

= Year

WW = Work Week 5117L = Device Code

G = Pb-Free Package

\* The Assembly Location Code (A) is front side optional. In cases where the Assembly Location is stamped in the package bottom (molding ejecter pin), the front side assembly code may be blank.

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 5 of this data sheet.

NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5.

## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Symbol               | Parameter                         | Test Condition                                                                          |                           | Min  | Тур   | Max  | Unit |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------|---------------------------|------|-------|------|------|
| OFF CHARA            | CTERISTICS                        |                                                                                         | •                         |      | •     | •    | •    |
| V <sub>(BR)DSS</sub> | Drain-to-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                                          |                           | -60  |       |      | V    |
| I <sub>DSS</sub>     | Zero Gate Voltage Drain Current   | V <sub>GS</sub> = 0 V,                                                                  | T <sub>J</sub> = 25°C     |      |       | -1.0 | μΑ   |
|                      |                                   | $V_{GS} = 0 V$ ,<br>$V_{DS} = -60 V$                                                    | T <sub>J</sub> = 125°C    |      |       | -100 | 1    |
| I <sub>GSS</sub>     | Gate-to-Source Leakage Current    | $V_{DS} = 0 \text{ V}, V_{GS}$                                                          | s = ±20 V                 |      |       | ±100 | nA   |
| ON CHARAC            | CTERISTICS (Note 4)               |                                                                                         |                           |      |       |      |      |
| V <sub>GS(TH)</sub>  | Gate Threshold Voltage            | $V_{GS} = V_{DS}, I_D$                                                                  | = -250 μA                 | -1.5 |       | -2.5 | V    |
| R <sub>DS(on)</sub>  | Drain-to-Source On Resistance     | V <sub>GS</sub> = -10 V, I                                                              | <sub>D</sub> = -29 A      |      | 12    | 16   | mΩ   |
|                      |                                   | $V_{GS} = -4.5 \text{ V}, 1$                                                            | <sub>D</sub> = -29 A      |      | 16    | 22   | 1    |
| 9FS                  | Froward Transconductance          | V <sub>DS</sub> = -15 V, I                                                              | <sub>D</sub> = -15 A      |      | 30    |      | S    |
| CHARGES A            | ND CAPACITANCES                   |                                                                                         |                           |      |       |      |      |
| C <sub>iss</sub>     | Input Capacitance                 | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = -25 \text{ V}$                |                           |      | 4800  |      | pF   |
| C <sub>oss</sub>     | Output Capacitance                |                                                                                         |                           |      | 480   |      | 1    |
| C <sub>rss</sub>     | Reverse Transfer Capacitance      |                                                                                         |                           |      | 320   |      | 1    |
| Q <sub>G(TOT)</sub>  | Total Gate Charge                 | V <sub>DS</sub> = -48 V,                                                                | V <sub>GS</sub> = -4.5 V  |      | 49    |      | nC   |
|                      |                                   | $I_{\rm D} = -29  {\rm A}^{2}$                                                          | V <sub>GS</sub> = -10 V   |      | 85    |      | 1    |
| Q <sub>G(TH)</sub>   | Threshold Gate Charge             |                                                                                         | •                         |      | 3     |      | 1    |
| Q <sub>GS</sub>      | Gate-to-Source Charge             | VGS = -4.5 V. Vr                                                                        | ns = -48 V.               |      | 13    |      | 1    |
| $Q_{GD}$             | Gate-to-Drain Charge              | $V_{GS} = -4.5 \text{ V}, V_{DS} = -48 \text{ V},$ $I_{D} = -29 \text{ A}$              |                           |      | 28    |      | 1    |
| $V_{GP}$             | Plateau Voltage                   |                                                                                         |                           |      | 3.2   |      | V    |
| SWITCHING            | CHARACTERISTICS (Notes 4)         |                                                                                         |                           |      |       | •    |      |
| t <sub>d(on)</sub>   | Turn-On Delay Time                |                                                                                         |                           |      | 22    |      | ns   |
| t <sub>r</sub>       | Rise Time                         | $V_{GS} = -4.5 \text{ V}, V_{I}$                                                        | ns = -48 V.               |      | 195   |      | 1    |
| t <sub>d(off)</sub>  | Turn-Off Delay Time               | $I_D = -29  A,  R_0$                                                                    | $_{\rm G}$ = 2.5 $\Omega$ |      | 50    |      | 1    |
| t <sub>f</sub>       | Fall Time                         |                                                                                         |                           |      | 132   |      | 1    |
| DRAIN-SOU            | RCE DIODE CHARACTERISTICS         |                                                                                         |                           |      |       |      |      |
| $V_{SD}$             | Forward Diode Voltage             | V <sub>GS</sub> = 0 V,                                                                  | T <sub>J</sub> = 25°C     |      | -0.86 | -1.0 | V    |
|                      |                                   | $I_{S} = -29 \text{ A}$                                                                 | T <sub>J</sub> = 125°C    |      | -0.74 |      | 1    |
| t <sub>RR</sub>      | Reverse Recovery Time             | $V_{GS} = 0 \text{ V, } dI_{s}/dt = 100 \text{ A/}\mu\text{s,}$ $I_{s} = -29 \text{ A}$ |                           |      | 36    |      | ns   |
| t <sub>a</sub>       | Charge Time                       |                                                                                         |                           |      | 19    |      | 1    |
| t <sub>b</sub>       | Discharge Time                    |                                                                                         |                           |      | 17    |      | 1    |
| Q <sub>RR</sub>      | Reverse Recovery Charge           |                                                                                         |                           |      | 44    |      | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2%.

#### **TYPICAL CHARACTERISTICS**



#### TYPICAL CHARACTERISTICS (continued)





Figure 9. Resistive Switching Time Variation vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased **Safe Operating Area** 

Figure 12. Maximum Avalanche Energy vs. **Starting Junction Temperature** 

### TYPICAL CHARACTERISTICS (continued)



Figure 13. Thermal Response

#### **DEVICE ORDERING INFORMATION**

| Device            | Package           | Shipping <sup>†</sup> |
|-------------------|-------------------|-----------------------|
| NVD5117PLT4G-VF01 | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

#### **DISCONTINUED** (Note 5)

| NVD5117PLT4G | DPAK      | 2500 / Tape & Reel |
|--------------|-----------|--------------------|
|              | (Pb-Free) | ·                  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>5.</sup> **DISCONTINUED:** This device is not recommended for new design. Please contact your **onsemi** representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>.

# **DPAK (SINGLE GAUGE)**

CASE 369C ISSUE G

**DATE 31 MAY 2023** 





- DIMENSIONING AND TOLERANCING ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES
- THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS 63,
- L3. AND Z. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR
  GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
- DIMENSIONS D AND E ARE DETERMINED AT THE DUTERMOST EXTREMES OF THE PLASTIC BODY.

  DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
- OPTIONAL MOLD FEATURE.

| DIM  | INCHES    |           | MILLIMETERS |       |  |
|------|-----------|-----------|-------------|-------|--|
| וווע | MIN.      | MAX.      | MIN.        | MAX.  |  |
| Α    | 0.086     | 0.094     | 2.18        | 2.38  |  |
| A1   | 0.000     | 0.005     | 0.00        | 0.13  |  |
| b    | 0.025     | 0.035     | 0.63        | 0.89  |  |
| b2   | 0.028     | 0.045     | 0.72        | 1.14  |  |
| b3   | 0.180     | 0.215     | 4.57        | 5.46  |  |
| С    | 0.018     | 0.024     | 0.46        | 0.61  |  |
| c2   | 0.018     | 0.024     | 0.46        | 0.61  |  |
| D    | 0.235     | 0.245     | 5.97        | 6.22  |  |
| E    | 0.250     | 0.265     | 6.35        | 6.73  |  |
| е    | 0.090     | BSC       | 5.29 BSC    |       |  |
| Н    | 0.370     | 0.410     | 9.40        | 10.41 |  |
| L    | 0.055     | 0.070     | 1.40        | 1.78  |  |
| L1   | 0.114 REF |           | 2.90        | REF   |  |
| L2   | 0.020     | 0.020 BSC |             | BSC   |  |
| L3   | 0.035     | 0.050     | 0.89        | 1.27  |  |
| L4   |           | 0.040     |             | 1.01  |  |
| Z    | 0.155     |           | 3.93        |       |  |
|      |           |           |             |       |  |







BOTTOM VIEW

5.80

BOTTOM VIEW ALTERNATE

CONSTRUCTIONS [0.228] 6.20 L2 GAUGE PLANE [0.244] 2.58 3.00 [0.102] [0.118] 1.60 [0.063] 6.17



STYLE 5: PIN 1. GATE

2. ANODE

3 CATHODE

ANODE

CW ROTATED 90°

#### **GENERIC MARKING DIAGRAM\***



| = Device Code       |
|---------------------|
| = Assembly Location |
| = Wafer Lot         |
| = Year              |
| = Work Week         |
| = Pb-Free Package   |
|                     |

RECOMMENDED MOUNTING FOOTPRINT\* \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DUWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

[0.243]

STYLE 1: PIN 1. BASE STYLE 2: PIN 1. GATE STYLE 3: PIN 1. ANODE STYLE 4: PIN 1. CATHODE 2. COLLECTOR 2. DRAIN 2. CATHODE 2. ANODE 3 SOURCE 3 FMITTER 3 ANODE 3 GATE

COLLECTOR 4. DRAIN 4. CATHODE 4. ANODE STYLE 6: STYLE 7: PIN 1. GATE 2. COLLECTOR STYLE 8: STYLE 9: PIN 1. MT1 2. MT2

STYLE 10: PIN 1. N/C 2. CATHODE 3. ANODE PIN 1. ANODE 2. CATHODE PIN 1. CATHODE 2. ANODE 3 CATHODE 3 FMITTER 3 RESISTOR ADJUST 4. COLLECTOR 4. CATHODE 4. ANODE CATHODE

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON10527D         | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED |             |  |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                           | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

3 GATE

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales